

# **Logos2 Family FPGAs Device Datasheet**

(DS04001, V2.1) (13.07.2023)

Shenzhen Pango Microsystems Co., Ltd.
All Rights Reserved. Any infringement will be subject to legal action.



# **Revisions History**

# **Document Revisions**

| Version | Date of Release | Revisions        |
|---------|-----------------|------------------|
| V2.1    | 13.07.2023      | Initial release. |
|         |                 |                  |

(DS04001, V2.1) 1/51



# **About this Manual**

#### **Terms and Abbreviations**

| Terms and Abbreviations | Meaning                                       |  |
|-------------------------|-----------------------------------------------|--|
| CLM                     | Configurable Logic Module                     |  |
| DRM                     | Dedicated RAM Module                          |  |
| APM                     | Arithmetic Process Module                     |  |
| DDR                     | Double Data Rate                              |  |
| ADC                     | Analog to Digital Converter                   |  |
| HSSTLP                  | High Speed Serial Transceiver Low Performance |  |
| CTC                     | Clock Tolerance Compensation                  |  |
| $I_{DK}$                | I drain-knee                                  |  |
| PCIe                    | Peripheral Component Interconnect Express     |  |
| UID                     | Unique Identification                         |  |
| HSTL                    | High Speed Transceiver Logic                  |  |
| SSTL                    | Stub Series Terminated Logic                  |  |
| LVDS                    | Low-Voltage Differential Signaling            |  |
| TMDS                    | Transition-minimized differential signaling   |  |
| HDMI                    | High Definition Multimedia Interface          |  |
| DVI                     | Digital Visual Interface                      |  |
| UI                      | Unit Interval                                 |  |
| HR                      | High Range                                    |  |
|                         |                                               |  |

(DS04001, V2.1) 2 / 51



# **Table of Contents**

| Revisions History                                                           | 1  |
|-----------------------------------------------------------------------------|----|
| About this Manual                                                           | 2  |
| Table of Contents                                                           | 3  |
| Tables                                                                      | 5  |
| Figures                                                                     | 7  |
| Chapter 1 Overview                                                          | 8  |
| 1.1 Features of Logos2 Family FPGAs                                         | 8  |
| 1.2 Logos2 Family FPGA Resource Scale and Packaging Information             | 11 |
| 1.3 Brief Description of Logos2 Family FPGAs                                | 12 |
| 1.3.1 CLM                                                                   | 12 |
| 1.3.2 DRM                                                                   | 12 |
| 1.3.3 APM                                                                   | 13 |
| 1.3.4 Input/Output                                                          | 13 |
| 1.3.5 ADC                                                                   | 14 |
| 1.3.6 Clock                                                                 | 14 |
| 1.3.7 Configuration                                                         | 15 |
| 1.3.8 High-Speed Serial Transceiver HSSTLP                                  | 16 |
| 1.4 Logos2 Family FPGAs Reference Materials                                 | 17 |
| 1.5 Logos2 Family FPGAs Ordering Information                                | 17 |
| Chapter 2 Operating Conditions                                              | 18 |
| 2.1 Absolute Voltage Limits of the Device                                   |    |
| 2.2 Recommended Operating Conditions for the Device                         | 19 |
| 2.3 DC Characteristics of the Device Under Recommended Operating Conditions | 19 |
| 2.4 Allowed Maximum Overshoot and Undershoot Voltage for VIN                | 20 |
| 2.5 Typical Quiescent Current                                               | 21 |
| 2.6 Power-up/Power-down Requirements                                        | 21 |
| 2.6.1 Power-up/Power-down Sequences                                         | 21 |
| 2.6.2 Power-up Ramp Time                                                    | 22 |
| 2.6.3 Minimum Current Required for Start-up                                 | 23 |
| 2.7 Hot-Swap                                                                | 23 |
| 2.7.1 Hot-Swap Specification                                                | 23 |
| 2.7.2 Hot-Swap Application Restrictions                                     | 24 |
| 2.8 ESD (HBM, CDM), Latch-Up Specifications                                 | 24 |
| 2.9 Efuse Programming Conditions                                            |    |
| Chapter 3 DC Characteristics Under Typical Operating Conditions             |    |
| 3.1 I/O Input & Output DC Characteristics                                   | 25 |
|                                                                             |    |



| Chapter 4 AC Characteristics Under Typical Operating Conditions                          | 27 |
|------------------------------------------------------------------------------------------|----|
| 4.1 AC Characteristic Parameters of Configurable Logic Module (CLM)                      | 27 |
| 4.2 AC Characteristic Parameters of DRM (Dedicated RAM Module)                           | 27 |
| 4.3 AC Characteristic Parameters of APM (Arithmetic Process Module)                      | 29 |
| 4.4 GPLL AC Characteristics Parameters                                                   | 31 |
| 4.5 PPLL AC Characteristics Parameters                                                   | 31 |
| 4.6 DQS AC Characteristics Parameters                                                    | 32 |
| 4.7 Global Clock Network AC Characteristics Parameters                                   | 32 |
| 4.8 Regional Clock Network AC Characteristics Parameters                                 | 32 |
| 4.9 IO Clock Network AC Characteristics Parameters                                       | 32 |
| 4.10 Configuration and Programming AC Characteristics Parameters                         | 33 |
| 4.10.1 Power-up Timing Characteristics                                                   | 33 |
| 4.10.2 AC Characteristics of Each Download Mode                                          | 34 |
| 4.11 IOB High Range (HR) AC Characteristics Parameters                                   | 35 |
| Chapter 5 Performance Parameters Under Typical Operating Conditions (Fabric Performance) | 42 |
| 5.1 LVDS Performance Parameters                                                          | 42 |
| 5.2 Memory Interface Performance Parameters                                              | 42 |
| 5.3 DRM (Dedicated RAM Module) Performance Parameters                                    | 43 |
| 5.4 APM (Arithmetic Process Module) Performance Parameters                               | 43 |
| Chapter 6 ADC (Analog to Digital Converter) Characteristics                              | 44 |
| Chapter 7 High-Speed Serial Transceiver (HSSTLP) Characteristics                         | 46 |
| 7.1 HSSTLP Hard Core Absolute Voltage Limits and Current Rating                          | 46 |
| 7.2 Recommended Operating Conditions for HSSTLP Hard Core                                | 46 |
| 7.3 HSSTLP Hard Core DC Characteristics Parameters                                       | 46 |
| 7.4 High-Speed Serial Transceiver (HSSTLP) AC Characteristics                            | 47 |
| Chapter 8 PCIe Hard Core Features                                                        | 50 |
| Disalaimar                                                                               | 51 |



# **Tables**

| Table 1-1 Logos2 FPGA Resource Count                                              | 11 |
|-----------------------------------------------------------------------------------|----|
| Table 1-2 Logos2 FPGA Package Information and User IO Count                       | 11 |
| Table 1-3 Logos2 Family FPGAs User Guide Documents                                | 17 |
| Table 2-1 Absolute Maximum Voltage of the Device                                  | 18 |
| Table 2-2 Recommended Device Operating Conditions                                 | 19 |
| Table 2-3 DC Characteristics of the Device Under Recommended Operating Conditions | 19 |
| Table 2-4 Allowed Maximum Overshoot and Undershoot Voltage for VIN                | 20 |
| Table 2-5 Typical Quiescent Current                                               | 21 |
| Table 2-6 Power-up Ramp Time                                                      | 22 |
| Table 2-7 Minimum Current Required for Start-up                                   | 23 |
| Table 2-8 Hot Plug Leakage Current Specifications                                 | 23 |
| Table 2-9 ESD, Latch-Up Specifications                                            | 24 |
| Table 2-10 Efuse Programming Conditions                                           | 24 |
| Table 3-1 Input and Output Voltage Range of Single-Ended IO Level Standard        | 25 |
| Table 3-2 Parameter Requirements for Differential Input/Output Standard           | 26 |
| Table 3-3 Parameter Requirements for Pseudo-differential Input/Output Standard    | 26 |
| Table 4-1 CLM Module AC Characteristics                                           | 27 |
| Table 4-2 AC Characteristic Parameters of DRM Module                              | 27 |
| Table 4-3 APM Module AC Characteristics                                           | 29 |
| Table 4-4 GPLL AC Characteristics                                                 | 31 |
| Table 4-5 PPLL AC Characteristics                                                 | 31 |
| Table 4-6 DQS AC Characteristics                                                  | 32 |
| Table 4-7 Global Clock Network AC Characteristics                                 | 32 |
| Table 4-8 Regional Clock Network AC Characteristics                               | 32 |
| Table 4-9 IO Clock Network AC Characteristics                                     | 32 |
| Table 4-10 Power-up Timing Characteristics Parameters                             | 33 |
| Table 4-11 AC Characteristics of Download Modes Supported by Logos2 Family FPGA   | 34 |
| Table 4-12 IOB High Range (HR) AC Characteristics Parameters                      | 36 |
| Table 5-1 LVDS Performance                                                        | 42 |
| Table 5-2 Memory Interface Performance                                            | 42 |
| Table 5-3 DRM Performance                                                         | 43 |
| Table 5-4 APM Performance                                                         | 43 |
| Table 6-1 ADC Hard Core Characteristics                                           | 44 |
| Table 7-1 HSSTLP Absolute Voltage Limits and Current Rating                       | 46 |
| Table 7-2 Recommended Operating Conditions for HSSTLP Hard Core                   | 46 |
|                                                                                   |    |

| T | ał | ol | e | S |
|---|----|----|---|---|
|   |    |    |   |   |

|                                                                       | Tables |
|-----------------------------------------------------------------------|--------|
| Table 7-3 HSSTLP Hard Core DC Characteristics                         | 46     |
| Table 7-4 HSST Hard Core Performance Parameters                       | 47     |
| Table 7-5 HSSTLP Hard Core Reference Clock Switching Characteristics  | 47     |
| Table 7-6 HSSTLP Hard Core PLL/Lock Time Characteristics              | 48     |
| Table 7-7 HSSTLP Hard Core User Clock Switching Characteristics       | 48     |
| Table 7-8 HSSTLP Hard Core Transmitter Side Switching Characteristics | 48     |
| Table 7-9 HSSTLP Hard Core Receiver Side Switching Characteristics    | 49     |
| Table 8-1 PCIe Performance Parameters                                 | 50     |

(DS04001, V2.1) 6/51



# **Figures**

| Figure 1-1 Content and Meaning of Logos2 Family FPGAs Product Model Numbers | 17 |
|-----------------------------------------------------------------------------|----|
| Figure 2-1 Power-up Timing Diagram                                          | 22 |
| Figure 2-2 Power-down Timing Diagram                                        | 22 |
| Figure 4-1 Device Power-up Timing Characteristics                           | 33 |
| Figure 4-2 Device Reset and Reconfiguration Timing Characteristics          | 33 |

(DS04001, V2.1) 7 / 51



This document mainly includes an overview of the features, product model and resource scale list, AC and DC characteristics of the Logos2 Family FPGAs devices from Shenzhen Pango Microsystems Co., Ltd.. It enables users to understand the features of the Logos2 Family FPGAs devices, facilitating device selection.

#### **Chapter 1 Overview**

Logos2 Family programmable logic devices are manufactured using mainstream 28nm process technology, featuring high cost-effectiveness and low power consumption. The Logos2 Family FPGAs include Configurable Logic Modules (CLM), dedicated 36Kb storage unit (DRM), Arithmetic Processing Units (APM), multi function high-performance I/Os, extensive on-chip clock resources and other modules. It also integrates hard core resources such as Analog-to-Digital Converter (ADC) Module, supports various configuration modes, and security functions like Bitstream Encryption Authentication and Device ID (UID). Based on the above features, the Logos2 Family FPGAs are widely applicable to various areas such as video, industrial control, automotive electronics, communications, computers, medical treatment, LED display, security monitoring, instrumentation, and consumer and so on.

#### 1.1 Features of Logos2 Family FPGAs

# High Cost-Efficient, Low Power Consumption

- Mature 28nm CMOS process
- Core voltage down to 1.0V<sup>1</sup>

# > Flexible IO, Supports Multiple Standards

- Up to 500 user I/Os, supporting 1.2V to 3.3V I/O standards
- Supports HSTL, SSTL memory interface standards
- Supports LVDS, MINI-LVDS and other differential standards
- Programmable IO BUFFER,
   high-performance IO LOGIC
- Grade 2 hot-swapping

# Flexible Programmable Logic Module CLM

- LUT6 logic architecture
- Each CLM contains 4
   multi-functional LUT6s and 8
   registers
- Supports fast arithmetic carry logic
- Supports distributed RAM
- Supports cascade chains

# DRM Supports Multiple Read/Write Modes

 A single DRM provides 36Kb of memory space, configurable as 2 independent 18Kb storage blocks

(DS04001, V2.1) 8 / 51



- Supports various working modes, including single-port (SP) RAM, dual-port (DP) RAM, simple dual-port (SDP) RAM, ROM, and FIFO mode
- Dual-port RAM and simple dual-port RAM support mixed data bit width for both ports
- Supports ECC
- Supports three write modes:
   Normal-Write, Transparent-Write,
   and Read-before-Write
- Supports Byte Write function
- Optional address latch, output registers

# > Efficient Arithmetic Processing Unit (APM)

- Each APM supports one 25\*18 operation or two 12\*9 operations
- Supports Input Register and Output Register
- Supports 48-bit addition
- Supports signed data operations

#### > Integrated ADC Hard Core

- 12bit resolution, 1MSPS sampling rate
- Up to 17 input channels
- Integrated temperature sensors
   (Grade -5 does not support)

#### **Extensive Clock Resources**

Supports 3 types of clock networks:
 GLOBAL CLOCK, REGIONAL
 CLOCK, I/O CLOCK

• Integrates multiple PLLs, each PLL supports up to 5 clock outputs

#### > Flexible Configuration Methods

- Supports multiple programming modes
- JTAG mode, compliant with IEEE
   1149.1 and IEEE 1149.6 standards
- Master SPI Mode Supports up to 8bit data width
- Supports Slave Serial and Slave Parallel modes.
- Supports AES256-GCM bitstream encryption, supports 96bit UID protection
- Supports digital signature verification of bitstream files
- Supports eFuse key storage
- Supports battery-backed RAM
   (BB-RAM) key storage and provides
   chip-level security protection
- Supports disabling bitstream readback
- Supports JTAG security management
- Supports protection against DPA attacks
- Supports SEU error detection and correction
- Supports multi-version bitstream fallback function
- Supports watchdog timeout detection
- Supports Fabric Configuration tool
- Supports the in-circuit Logic
   Analyzer: Fabric Debugger

(DS04001, V2.1) 9 / 51



# > High-speed Serial Transceiver

# **HSSTLP**

- Data Rate up to 6.6Gbps per Lane
- Flexible PCS, supports protocols such as PCIe GEN1/GEN2, Gigabit Ethernet, XAUI, Gige, etc.

Notes: 1. The DR version supports VCC 0.9V

(DS04001, V2.1) 10 / 51



# 1.2 Logos2 Family FPGA Resource Scale and Packaging Information

The resource scale and packaging information of the Logos2 Family FPGA are as shown in Table 1-1 and Table 1-2.

Table 1-1 Logos2 FPGA Resource Count

| Resource Name                                                      |                                                        | PG2L25H | PG2L50H | PG2L100H(X) | PG2L200H |
|--------------------------------------------------------------------|--------------------------------------------------------|---------|---------|-------------|----------|
|                                                                    | LUT6                                                   | 17800   | 35800   | 66600       | 159800   |
| CLM                                                                | Equivalent LUT4                                        | 26700   | 53700   | 99900       | 239700   |
| CLIVI                                                              | FF                                                     | 35600   | 71600   | 133200      | 319600   |
|                                                                    | Distributed RAM (Kb)                                   | 343.75  | 593.75  | 1243.75     | 2468.75  |
| DRM (36Kbits                                                       | s per unit)                                            | 55      | 85      | 155         | 415      |
| APM (units)                                                        |                                                        | 80      | 120     | 240         | 740      |
| PLLs                                                               | GPLLs                                                  | 3       | 5       | 6           | 10       |
| PLLS                                                               | PPLLs                                                  | 3       | 5       | 6           | 10       |
| ADC                                                                | Dedicated analogue channels (differential input pairs) | 1       | 1       | 1           | 1        |
| (dual core) Multiplexed analogue channels (differential inpupairs) |                                                        | 11      | 16      | 16          | 16       |
| SERDES LANE <sup>1</sup>                                           |                                                        | 4       | 4       | 8           | 16       |
| PCIE GEN2×4 CORE                                                   |                                                        | 1       | 1       | 1           | 1        |

Notes: 1. 4 LANEs form one HSSTLP

Table 1-2 Logos2 FPGA Package Information and User IO Count

| Device                   | PG2L25H        |     | PG2L50H        |     | PG2L100H(X)    |     | PG2L200H       |     |
|--------------------------|----------------|-----|----------------|-----|----------------|-----|----------------|-----|
| Packaging<br>Information | SERDES<br>LANE | I/O | SERDES<br>LANE | I/O | SERDES<br>LANE | I/O | SERDES<br>LANE | I/O |
| FBG676                   |                |     |                |     | 8              | 300 |                |     |
| (27mm×27mm, 1.0mm)       |                |     |                |     | 8              | 300 |                |     |
| FBG484                   |                |     | 4              | 250 | 4              | 285 |                |     |
| (23mm×23mm, 1.0mm)       |                |     | 4              | 230 | 4              | 263 |                |     |
| MBG325                   | 4              | 150 |                |     |                |     |                |     |
| (15mm×15mm, 0.8mm)       | 4              | 130 |                |     |                |     |                |     |
| MBG324                   |                |     | 0              | 210 | 0              | 210 |                |     |
| (15mm×15mm, 0.8mm)       |                |     | U              | 210 | U              | 210 |                |     |
| FBB484                   |                |     |                |     |                |     | 4              | 285 |
| (23mm×23mm, 1.0mm)       |                |     |                |     |                |     | 4              | 263 |
| FBB676                   |                |     |                |     |                |     | 8              | 400 |
| (27mm×27mm, 1.0mm)       |                |     |                |     |                |     | O              | 400 |
| FFBG1156                 |                |     |                |     |                |     | 16             | 500 |
| (35mm×35mm, 1.0mm)       |                |     |                |     |                |     | 10             | 300 |

(DS04001, V2.1) 11/51



#### 1.3 Brief Description of Logos2 Family FPGAs

#### 1.3.1 CLM

CLM (Configurable Logic Module) is the basic logic unit of Logos2 family products, mainly composed of multifunctional LUT6s, registers, and multiplexers. CLMs in Logos2 Family products come in two forms: CLMA and CLMS. Both CLMA and CLMS support logic, arithmetic, shift registers, and ROM functions, but only CLMS supports distributed RAM function. Key features of CLM are as follows:

- > Featuring an innovative LUT6 logic architecture
- Each CLM contains 4 multifunctional LUT6s
- Each CLM contains 8 registers
- ➤ Arithmetic functional mode supported
- Supports fast arithmetic carry logic
- > Supports multiplexer functions
- > Supports ROM functions
- > Supports distributed RAM mode
- > Supports cascade chains

For detailed CLM features and usage, please refer to "UG040001\_Logos2 Family FPGAs Configurable Logic Module (CLM) User Guide".

#### 1.3.2 DRM

A single DRM provides 36Kb of memory space, supports various working modes and configurable bit widths, and supports dual-port mixed bit widths in DP RAM and SDP RAM modes. The main features of DRM are as follows:

- The DRM storage capacity can be independently configured as 2 x 18K or 1 x 36K.
- The data width of DP RAM goes up to 36bits, with its two ports being completely independent apart from sharing RAM content, and supporting different clock domains.
- ➤ The data width of SDPRAM goes up to 72bits, with its two ports also supporting different clock domains, but one port is limited to write operations and the other is limited to read operations.
- ➤ In ROM mode, the content of the DRM is typically initialized during the process of downloading configuration data. The same process applies in other modes. The data width of the ROM can be up to 72bits.

(DS04001, V2.1) 12 / 51



- In synchronous or asynchronous FIFO mode, one port is dedicated to data writing and the other port to data reading, with read and write ports using different clocks.
- > Supports ECC when used as 64-bit 36K memory, allowing users-inserted errors.

For detailed DRM features and usage, please refer to the "UG040002\_Logos2 Family FPGAs Dedicated RAM Module (DRM) User Guide".

#### 1.3.3 APM

APM consists of I/O Unit, Preadder, Mult, and Postadder functional units, with each unit support register output. Each APM can implement one 25\*18 multiplier or two 12\*9 multipliers, supporting pre-addition functions; it supports signed data operations and one 48-bit or two 24-bit addition/subtraction/accumulation operations. The APMs of Logos2 FPGA support cascading, enabling applications such as filters and high-bit-width multipliers. The main features of APM are as follows:

- ➤ Signed multiplier 25\*18; unsigned multiplication achieved by setting the highest bit to 0
- All calculations and output results are signed, including the sign bit
- ➤ One 48-bit addition/subtraction/accumulation operation or two 24-bit operations supported
- With Pre-add as 25 bits
- Independent optional CE and RST
- Input cascade chains supported
- > Output cascade chains supported
- > Control/data signal pipeline
- Dynamic mode switching supported
- ➤ Rounding function supported

For detailed APM features and usage, please refer to the "UG040003\_Logos2 Family FPGAs Arithmetic Processing Module (APM) User Guide".

#### 1.3.4 Input/Output

#### **IOB**

The IOs of Logos2 FPGA are organized by Bank, with each Bank powered by an independent IO power supply. IOs are flexibly configurable, supporting 1.2V to 3.3V power supply voltages and various single-ended and differential interface standards, to accommodate different applications. All user IOs are bidirectional, containing IBUF, OBUF, and tri-state control TBUF. IOB of Logos2 FPGA has flexible configuration options for interface standards, Output Drive, Slew Rate, Input

(DS04001, V2.1) 13/51



Hysteresis, etc. For detailed IO features and usage, please refer to the "UG040006\_Logos2 Family FPGAs Input/Output Interface (IO) User Guide".

#### IOL

The IOL module is located between the IOB and the core, managing signals to be input to and output from the FPGA Core.

IOL supports various high-speed interfaces application, in addition to supporting direct data input/output and IO register input/output modes, it also supports the following features:

- ➤ ISERDES: For high-speed interfaces application, it supports the input Deserializers of 1:2; 1:4; 1:7; 1:8 etc..
- ➤ OSERDES: For high-speed interfaces application, it supports the output Serializers of 2:1; 4:1; 7:1; 8:1 etc..
- ➤ Built-in IO delay function, which can dynamically/statically adjust input/output delay.

Built-in input FIFO, mainly used for clock domain conversion from external non-continuous DQS (for DDR memory interface) to internal continuous clock and compensating for the phase difference between the sampling clock and internal clock in some special Generic DDR applications.

For detailed IO features and usage, please refer to "UG040006\_Logos2 Family FPGAs Input/Output Interface (IO) User Guide".

#### 1.3.5 ADC

Each Logos2 FPGA incorporates a Analog-to-digital converter (ADC) with 12-bit resolution and 1MSPS sampling rate. Each ADC has 17 pairs of differential input channels, 16 pairs of which are Analog Inputs multiplexed with GPIO, and the remaining one uses dedicated analog input pins. The scanning mode of the 17 pairs of differential channels is fully controlled by the FPGA, and users can determine the number of channel pairs that share the 1MSPS ADC sampling rate by User Logic. The ADC provides monitoring functions for on-chip voltage and temperature. It can detect VCC, VCCA, and VCC\_DRM; For detailed characteristics parameters, refer to Table 6-1. The specific use of the ADC is detailed in the "UG040009\_Logos2 Family FPGA Analog-to-Digital Converter (ADC) User Guide".

#### 1.3.6 Clock

The Logos2 Family products includes three types of clocks: Global Clock, Region Clock, and I/O Clock. Global Clock provides the clock for synchronous logic units of the chip. Global Clock can serve as a synchronous clock for synchronous logic units in different clock regions. Region Clock

(DS04001, V2.1) 14/51



provides the clock for synchronous logic units in the single clock region it belongs to. It can drive the logical units in two adjacent clock regions in the vertical direction through a dedicated driver. I/O Clock provides the synchronous clock for high-speed I/O data.

To meet requirements of users for frequency changes and phase adjustments, the Logos2 Family products also offer abundant PLL resources. GPLL provides more functions compared to PPLL while PPLL can provide clocks for DDR and other applications.

The clock resources for the PG2L100H are as follows:

- The chip has 32 GLOBAL CLOCKs, with 16 in either upper and lower sides of the chip.
- ➤ The chip has 96 HORIZONTAL CLOCKs, with 12 in each REGION.

For detailed features and usage of the clocks, please refer to "UG040004\_Logos2 Family FPGAs Clock Resources (Clock) User Guide".

#### 1.3.7 Configuration

Configuration is the process of programming the FPGA. Logos2 FPGA uses SRAM cells to store configuration data, which must be reconfigured after every power up; the configuration data can be actively obtained by the chip from external flash or downloaded into the chip via an external processor or controller.

Logos2 FPGA supports multiple configuration modes, including JTAG mode, Master SPI mode, Slave Parallel mode, and Slave Serial mode. The configuration-related features of Logos2 FPGA are as follows:

- > JTAG mode, compliant with IEEE 1149.1 and IEEE 1149.6 standards
- ➤ Master SPI mode, supporting 1/2/4/8-bit data width
- ➤ Slave Parallel mode, supporting 8/16/32-bit data width
- Slave Serial mode
- Supports configuration data compression, effectively reducing the size of the bitstream, saving memory space and programming time
- Configuration data encryption, which protects customers' design intellectual property against malicious copying
- ➤ Supports SHA-3 summary, RSA-2048 authentication, and AES256-GCM self-authentication for bitstream digital signature
- > Supports eFuse and battery-powered RAM (BB-RAM) key storage, with BB-RAM providing chip-level security protection
- > Security protection technology, which prevents bitstream reverse reading
- > Supports JTAG security management and can disable JTAG function permanently

(DS04001, V2.1) 15/51



- > Protection against DPA attacks, which prevents encrypted keys from being hacked
- > Supports SEU 1-bit correction and 2-bit detection.
- > Supports watchdog timeout detection function
- > Supports configuration bitstream version fallback feature in Master SPI mode
- > Supports UID function

For detailed features and usage of configuration, please refer to "UG040005\_Logos2 Family FPGAs Configuration User Guide".

#### 1.3.8 High-Speed Serial Transceiver HSSTLP

HSSTLP is a high-speed serial interface for the Logos2 Family products. HSSTLP consists of high-performance PMA and highly flexible PCS, which can be flexibly applied to various serial protocol standards. Each HSSTLP supports 1 to 4 full-duplex transmit and receive LANEs. The key features of HSSTLP include:

- Range of Data Rate: 0.6Gbps-6.6Gbps
- > Flexible reference clock selection
- Transmit and receive channel data rates can be independently configured
- Programmable output swing and de-emphasis
- Adaptive equalizer at receiver side
- > PMA Rx supports SSC
- The data channels support 8bit only, 10bit only, 8b10b, 16bit only, 20bit only, 32bit only, 40bit only, and 64b66b/64b67b modes
- ➤ The PCS is flexibly configurable and supports protocols such as PCI Express GEN1, PCI Express GEN2, XAUI, Gigabit Ethernet, CPRI, SRIO, etc.
- > Flexible Word Alignment functions
- > Supports RxClock Slip function to ensure a fixed Receive Latency
- ➤ Supports 8b10b encoding/decoding
- Supports 64B/66B and 64B/67B
- ➤ Flexible CTC scheme
- ➤ Supports x2 and x4 Channel Bonding
- > Supports dynamically configurate HSSTLP
- ➤ Near-end loopback and far-end loopback
- ➤ Built-in PRBS Generator and Checker

For detailed features and usage of HSSTLP, please refer to the "UG040008\_Logos2 Family FPGA

High-Speed Serial Transceiver (HSSTLP) User Guide"

(DS04001, V2.1) 16/51



#### 1.4 Logos2 Family FPGAs Reference Materials

Section 1.3 provides a brief description of the various Logos2 FPGA modules, as well as the clock and configuration system. For detailed information on the respective modules, please refer to the user guide documents related to Logos2 FPGA, as shown in the table below.

| Document<br>Number | Document Name                                    | Content of the Document                     |
|--------------------|--------------------------------------------------|---------------------------------------------|
| UG040001           | Logos2 Family FPGAs Configurable Logic Module    | Functional description of Logos2 Family     |
| 00040001           | (CLM) User Guide                                 | FPGAs Configurable Logic Module             |
| UG040002           | Logos2 Family FPGAs Dedicated RAM Module         | Functional description of Logos2 Family     |
| 00040002           | (DRM) User Guide                                 | FPGAs Dedicated RAM Module                  |
| UG040003           | Logos2 Family FPGAs Arithmetic Processing Module | Functional description of Logos2 Family     |
| 00040003           | (APM) User Guide                                 | FPGAs Arithmetic Processing Module          |
| UG040004           | Logos2 Family FPGAs Clock Resources (Clock) User | Logos2 Family FPGAs Clock Resources,        |
| 00040004           | Guide                                            | including the function and usage of PLL     |
|                    |                                                  | Description of the configuration interface, |
| UG040005           | Logos2 Family FPGAs Configuration User Guide     | configuration modes, and configuration      |
|                    |                                                  | process in Logos2 Family FPGA               |
| UG040006           | Logos2 Family FPGAs Input/Output Interface (IO)  | Functional description of Logos2 Family     |
| 00040000           | User Guide                                       | FPGAs Input/Output Interface                |
| UG040007           | Logos2 Family Product GTP User Guide             | Functional Description and user guide for   |
| 00040007           | Logosz Family Froduct GTF Osci Guide             | Logos2 Family FPGAs GTPs                    |
|                    | Logos2 Family FPGAs High-Speed Serial            | Functional Description of Logos2 Family     |
| UG040008           | Transceiver (HSSTLP) User Guide                  | FPGAs High-Speed Serial Transceiver         |
|                    | · · ·                                            | (HSSTLP)                                    |
| UG040009           | Logos2 Family FPGAs Analog-to-Digital Converter  | Functional description of Logos Family      |
| 23040007           | (ADC) Module User Guide                          | FPGAs Analog-to-Digital Converter           |
| UG040012           | Logos2 Family Hardware Design Guide              | Logos2 Family FPGAs Hardware Design         |
| 0.0012             |                                                  | Guide                                       |

Table 1-3 Logos2 Family FPGAs User Guide Documents

#### 1.5 Logos2 Family FPGAs Ordering Information

Content and meaning of Logos2 Family FPGAs product model numbers are shown in Figure 1-1.



Figure 1-1 Content and Meaning of Logos2 Family FPGAs Product Model Numbers

(DS04001, V2.1) 17/51



### **Chapter 2 Operating Conditions**

#### 2.1 Absolute Voltage Limits of the Device

Table 2-1 Absolute Maximum Voltage of the Device

| Item                          | Min. | Max.                    | Unit          | Description                                                                                                      |
|-------------------------------|------|-------------------------|---------------|------------------------------------------------------------------------------------------------------------------|
| $V_{REF}$                     | -0.5 | 2.0                     | V             | Input reference voltage                                                                                          |
| V <sub>CCB</sub>              | -0.5 | 2.0                     | V             | Backup battery power voltage for key memory                                                                      |
| $V_{CC}$                      | -0.5 | 1.1                     | V             | Core logic power supply voltage                                                                                  |
| $V_{CCA}$                     | -0.5 | 2.0                     | V             | Auxiliary power supply voltage                                                                                   |
| V <sub>CCIO</sub>             | -0.5 | 3.6                     | V             | Output driver power supply voltage                                                                               |
| V <sub>CC_DRM</sub>           | -0.5 | 1.1                     | V             | DRM power supply voltage                                                                                         |
|                               | -0.3 | V <sub>CCIO</sub> +0.45 | V             | I/O input voltage                                                                                                |
| $V_{IN}^{-1}$                 | -0.3 | 2.525                   | V             | When V <sub>CCIO</sub> is 3.3V, it is the V <sub>REF</sub> or the I/O input voltage of differential I/O standard |
| V <sub>CCADC</sub>            | -0.5 | 2.0                     | V             | ADC power supply voltage                                                                                         |
| T <sub>STG</sub>              | -65  | 150                     | С             | Storage ambient temperature                                                                                      |
| T <sub>SOL</sub> <sup>2</sup> |      | 260                     | С             | Maximum soldering temperature                                                                                    |
| T <sub>j</sub>                |      | 125                     | $\mathcal{C}$ | Maximum junction temperature                                                                                     |

#### Notes:

- 1. The maximum value of **V**<sub>IN</sub> is applicable to DC signals. For allowed AC Maximum Overshoot and Undershoot Voltage, refer to Table 2–4;
- 2. For relevant descriptions of device soldering, refer to the device package guide;
- 3. Exceeding the above maximum ratings may cause permanent damage to the device. Operating within the rating limits will not damage the device, but does not guarantee normal operation at these limits. Long-term operation of the device at the limits will drastically impact its reliability.

#### 2.2 Recommended Operating Conditions for the Device

Table 2-2 Recommended Device Operating Conditions

| Item                | Min. | Тур. | Max.      | Unit | Description                                                                 |
|---------------------|------|------|-----------|------|-----------------------------------------------------------------------------|
| V <sub>CCB</sub>    | 1.0  |      | 1.89      | V    | Backup battery power voltage for key memory                                 |
| V <sub>CC</sub>     | 0.95 | 1.0  | 1.05      | V    | Core Power Supply Voltage                                                   |
| V <sub>CCA</sub>    | 1.71 | 1.8  | 1.89      | V    | Auxiliary power supply voltage                                              |
| V <sub>CCIO</sub>   | 1.14 |      | 3.465     | V    | Output driver power supply voltage                                          |
| V <sub>CC_DRM</sub> | 0.95 | 1.0  | 1.05      | V    | DRM power supply voltage                                                    |
|                     | -0.2 |      | VCCIO+0.2 | V    | I/O input voltage                                                           |
| $\mathbf{V_{IN}}$   | -0.2 |      | 2.5       | V    | When VCCIO is 3.3V, it is the VREF or the I/O input voltage of differential |

(DS04001, V2.1)



| Item     | Min. | Typ. | Max. | Unit          | Description                                                                                                                |
|----------|------|------|------|---------------|----------------------------------------------------------------------------------------------------------------------------|
|          |      |      |      |               | I/O standard                                                                                                               |
| $I_{IN}$ |      |      | 10   | mA            | The maximum current allowed to flow through the forward-biased clamp diode of any pin in a powered-up or powered-down Bank |
| T        | 0    |      | 85   | $\mathcal{C}$ | Operating junction temperature of commercial devices                                                                       |
| $T_{j}$  | -40  |      | 100  | С             | Operating junction temperature of industrial devices                                                                       |

Notes: The  $V_{CCIO}$  voltage should be within a range of  $\pm 5\%$  of 1.2V, 1.35V, 1.5V, 1.8V, 2.5V, and 3.3V.

# 2.3 DC Characteristics of the Device Under Recommended Operating Conditions

Table 2-3 DC Characteristics of the Device Under Recommended Operating Conditions

| Identification             | Min.  | Тур.   | Max.  | Description                                                                                                                     |  |  |
|----------------------------|-------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------|--|--|
| V <sub>DRVCC</sub>         | 0.75V |        |       | Configuration data retention voltage of $V_{CC}$                                                                                |  |  |
| V <sub>DRVCCA</sub>        | 1.5V  |        |       | Configuration data retention voltage of $V_{CCA}$                                                                               |  |  |
| $I_{ m L}$                 |       |        | 60uA  | Leakage current of input or output pins                                                                                         |  |  |
| $I_{REF}$                  |       |        | 60uA  | Leakage current of the V <sub>REF</sub> pin                                                                                     |  |  |
|                            | 90uA  |        | 390uA | sPAD pull-up current (V <sub>IN</sub> =0; V <sub>CCIO</sub> =3.3V)                                                              |  |  |
|                            | 68uA  |        | 370uA | PAD pull-up current (V <sub>IN</sub> =0; V <sub>CCIO</sub> =2.5V)                                                               |  |  |
| $\mathbf{I}_{\mathbf{PU}}$ | 34uA  |        | 300uA | PAD pull-up current (V <sub>IN</sub> =0; V <sub>CCIO</sub> =1.8V)                                                               |  |  |
|                            | 23uA  |        | 190uA | PAD pull-up current (V <sub>IN</sub> =0; V <sub>CCIO</sub> =1.5V)                                                               |  |  |
|                            | 12uA  |        | 150uA | PAD pull-up current (V <sub>IN</sub> =0; V <sub>CCIO</sub> =1.2V)                                                               |  |  |
| т                          | 50uA  |        | 350uA | PAD pull-down current (V <sub>IN</sub> =3.3V)                                                                                   |  |  |
| $I_{PD}$                   | 45uA  |        | 180uA | PAD pull-down current (V <sub>IN</sub> =1.8V)                                                                                   |  |  |
| I <sub>CCADC</sub>         |       |        | 25mA  | Power-up state of the analogue circuit, current of the ADC analogue power supply                                                |  |  |
| I <sub>VCCB</sub>          |       |        | 150nA | Power current of V <sub>CCB</sub>                                                                                               |  |  |
|                            | 28Ω   | 40Ω    | 55Ω   | The Thevenin equivalent resistance of the programmable input terminal at $V_{\text{CCIO}}/2$ voltage. (When set to $40\Omega$ ) |  |  |
| R <sub>INTERM</sub>        | 35Ω   | 50Ω    | 65Ω   | The Thevenin equivalent resistance of the programmable input terminal at $V_{\text{CCIO}}/2$ voltage. (When set to $50\Omega$ ) |  |  |
|                            | 44Ω   | 60Ω    | 83Ω   | The Thevenin equivalent resistance of the programmable input terminal at $V_{\text{CCIO}}/2$ voltage. (When set to $60\Omega$ ) |  |  |
| C <sub>IN</sub>            |       |        | TBD   | Input capacitance at the PAD end of bare die                                                                                    |  |  |
| n                          |       | 0.9988 |       | Ideal factor of temperature diode                                                                                               |  |  |
| r                          |       | 2.5Ω   |       | Serial resistance of temperature diodes                                                                                         |  |  |

Notes: Typical values refer to measurements at normal pressure and 25  $^{\circ}$ C junction temperature; maximum values refer to measurements at normal pressure and 100  $^{\circ}$ C junction temperature

(DS04001, V2.1) 19 / 51



#### 2.4 Allowed Maximum Overshoot and Undershoot Voltage for VIN

Table 2-4 Allowed Maximum Overshoot and Undershoot Voltage for VIN

| Overshoot Voltage (V) | %UI (-40 ℃~125 ℃) | Undershoot Voltage (V) | %UI (-40 ℃~125 ℃) |
|-----------------------|-------------------|------------------------|-------------------|
|                       |                   | -0.3                   | 100               |
| NGGIO - 0.45          | 100               | -0.35                  | 55.5              |
| VCCIO + 0.45          | 100               | -0.4                   | 23.2              |
|                       |                   | -0.45                  | 9.9               |
| VCCIO + 0.5           | 42                | -0.5                   | 4.3               |
| VCCIO + 0.55          | 19.08             | -0.55                  | 1.89              |
| VCCIO + 0.6           | 8.77              | -0.60                  | 0.84              |
| VCCIO + 0.65          | 4.1               | -0.65                  | 0.387             |
| VCCIO + 0.7           | 1.9               | -0.7                   | 0.18              |
| VCCIO + 0.75          | 0.918             | -0.75                  | 0.08              |
| VCCIO + 0.80          | 0.44              | -0.8                   | 0.04              |
| VCCIO + 0.85          | 0.21              | -0.85                  | 0.017             |

#### Notes:

# 2.5 Typical Quiescent Current

Table 2-5 Typical Quiescent Current

| Identification | Device        | Typ. | Unit | Description                               |  |  |
|----------------|---------------|------|------|-------------------------------------------|--|--|
| $I_{CCQ}$      | PG2L25H       | 150  |      |                                           |  |  |
|                | PG2L50H       | 275  | A    | Ovigagent Comment of V                    |  |  |
|                | PG2L100H(X)   | 500  | mA   | Quiescent Current of V <sub>CC</sub>      |  |  |
|                | PG2L200H 1065 |      |      |                                           |  |  |
|                | PG2L25H       | 3.5  |      |                                           |  |  |
| т              | PG2L50H       | 6.5  | mA   | Quiescent Current of $V_{\text{CC\_DRM}}$ |  |  |
| $I_{CC\_DRMQ}$ | PG2L100H(X)   | 11   | IIIA |                                           |  |  |
|                | PG2L200H 30   |      |      |                                           |  |  |
|                | PG2L25H       | 6.6  |      | Quiescent Current of V <sub>CCIO</sub>    |  |  |
| т              | PG2L50H       | 6.6  | mA   |                                           |  |  |
| $I_{CCIOQ}$    | PG2L100H(X)   | 18   | IIIA |                                           |  |  |
|                | PG2L200H      | 30   |      |                                           |  |  |
|                | PG2L25H       | 30   |      | Quiescent Current of V <sub>CCA</sub>     |  |  |
| <b>T</b>       | PG2L50H       | 55   | A    |                                           |  |  |
| $I_{CCAQ}$     | PG2L100H(X)   | 120  | mA   |                                           |  |  |
|                | PG2L200H      | 380  |      |                                           |  |  |

(DS04001, V2.1) 20 / 51

<sup>1.</sup> The peak voltage of overshoot or undershoot, and the duration above VCCIO+0.20V or below GND-0.20V, should not exceed the values in this table

<sup>2.</sup> UI duration is less than 15us



Notes:

- 1. Typical values refer to measurements at normal pressure and 85 °C junction temperature, and all single-ended I/Os; devices with blank configuration have no output current load or input pull-up resistor, and all I/Os are in tri-state and floating
- 2. For static power estimation under other specific conditions, use the power Evaluation Kit integrated into the PDS.

#### 2.6 Power-up/Power-down Requirements

#### 2.6.1 Power-up/Power-down Sequences

- ➤ During power-up and power-down, the duration where (VCCIO-VCCA) > 2V must be less than 100 milliseconds.
- Recommended power-up sequence: VCC, VCC\_DRM, VCCA, VCCIO, as shown in Figure
   2-1. Before reaching the typical voltage values, the following must be met: VCC ≥ VCC\_DRM
   ≥ VCCA ≥ VCCIO, and at this time, the power-up current is minimum.
- ➤ The recommended power-down sequence is the reverse of the recommended power-up sequence, as shown in Figure 2-2. Before reaching zero voltage, the following must be met: VCCIO ≤ VCCA ≤ VCC\_DRM ≤ VCC.



Figure 2-1 Power-up Timing Diagram

(DS04001, V2.1) 21/51





Figure 2-2 Power-down Timing Diagram

# 2.6.2 Power-up Ramp Time

Table 2-6 Power-up Ramp Time

| Identification | Min. | Max. | Unit | Description                                             |
|----------------|------|------|------|---------------------------------------------------------|
| TVCC           | 0.2  | 50   | ms   | The time for VCC to rise from GND to 90% of VCC         |
| TVCC_DRM       | 0.2  | 50   | ms   | The time for VCC_DRM to rise from GND to 90% of VCC_DRM |
| TVCCIO         | 0.2  | 50   | ms   | The time for VCCIO to rise from GND to 90% of VCCIO     |
| TVCCA          | 0.2  | 50   | ms   | The time for VCCA to rise from GND to 90% of VCCA       |
| TVCCIO2VCCA    | -    | 100  | ms   | The time where VCCIO - VCCA > 2V                        |

# 2.6.3 Minimum Current Required for Start-up

Table 2-7 Minimum Current Required for Start-up

| Identification         | Max.                     | Unit | Description                                                            |
|------------------------|--------------------------|------|------------------------------------------------------------------------|
| I <sub>CCMIN</sub>     | I <sub>CCQ</sub> +150    | mA   | Minimum current for V <sub>CC</sub> power-up and start-up              |
| I <sub>CC_DRMMIN</sub> | I <sub>CC_DRMQ</sub> +70 | mA   | Minimum current for $V_{\text{CC\_DRM}}$ power-up and start-up         |
| I <sub>CCIOMIN</sub>   | I <sub>CCIOQ</sub> +50   | mA   | Minimum current for $V_{\text{CCIO}}$ power-up and start-up (per bank) |
| I <sub>CCAMIN</sub>    | I <sub>CCAQ</sub> +40    | mA   | Minimum current for V <sub>CCA</sub> power-up and start-up             |

(DS04001, V2.1) 22 / 51



#### 2.7 Hot-Swap

#### 2.7.1 Hot-Swap Specification

For the hot plug leakage current specification for the device, please refer to Table 2-8.

Table 2-8 Hot Plug Leakage Current Specifications

| Parameter Symbol | Paramater Description | Max. |
|------------------|-----------------------|------|
| $I_{DK} (DC)^1$  | DC Current, per I/O   | 1mA  |
| $I_{DK} (AC)^2$  | AC Current, per I/O   | 1mA  |

#### Notes:

- 1. When the chip is not powered-up, DC Current apply voltage to the hot plug I/O and test the maximum current sinking into the chip from the I/O.
- 2. AC current is the maximum current sinking into the chip from the I/O during the recommended power-up and power-down sequence.
- 3. Dedicated configuration I/O does not support hot plug; configurable multiplexed I/Os and ADC multiplexed I/Os can meet the specification of IDK (DC) current but not that of IDK (AC) current. Other user I/Os meet the IDK current specification under the recommended power-up and power-down sequence; if the sequence is not followed, the maximum IDK (AC) current is 15mA.

#### 2.7.2 Hot-Swap Application Restrictions

To fulfil hot-swapping requirement, the following conditions must be met:

- 1. Power-up/Power-down must be performed according to the chip's recommended sequence.
- 2. To ensure application requirements are met, the user must choose appropriate external circuitry (such as pull-up/pull-down resistors and series resistors) etc.

#### 2.8 ESD (HBM, CDM), Latch-Up Specifications

Table 2-9 ESD, Latch-Up Specifications

| Identification | Value | Unit | Description                                |
|----------------|-------|------|--------------------------------------------|
| HBM_IO         | ±1000 | V    | Human Body Model (HBM)                     |
| HBM_SERDES     | ±1000 | V    | HBM, Serdes                                |
| CDM_IO         | ±350  | V    | Charge Device Model (CDM), general IOs     |
| CDM SERDES     | ±300  | V    | CDM, Serdes, Logos2 100K and below devices |
| CDM_SERDES     | ±250  | V    | CDM, Serdes, Logos2 100K above devices     |
| Latch-up       | ±100  | mA   | Current injection method                   |

#### 2.9 Efuse Programming Conditions

Table 2-10 Efuse Programming Conditions

| <b>Identification</b> | Min. | Max. | Unit | Description |
|-----------------------|------|------|------|-------------|
|-----------------------|------|------|------|-------------|

(DS04001, V2.1) 23 / 51



| I <sub>eFUSE</sub> |    | 188 | mA             | Current provided by V <sub>CCA</sub> |
|--------------------|----|-----|----------------|--------------------------------------|
| T <sub>i</sub>     | 15 | 125 | ${\mathcal C}$ |                                      |

(DS04001, V2.1) 24 / 51



# **Chapter 3 DC Characteristics Under Typical Operating Conditions**

# 3.1 I/O Input & Output DC Characteristics

The input and output voltage range of each single-ended IO level standard is shown in the table below

Table 3-1 Input and Output Voltage Range of Single-Ended IO Level Standard

| G. I.      | VIL    |            | VIH        |           | Y M ()                  | WOMAN ( )      | IoL                      | I <sub>OH</sub>               |
|------------|--------|------------|------------|-----------|-------------------------|----------------|--------------------------|-------------------------------|
| Standard   | Min(v) | Max(v)     | Min(v)     | Max(v)    | V <sub>OL</sub> Max (v) | VOH Min (v)    | (mA)                     | (mA)                          |
| PCI33      | -0.3   | 0.3VCCIO   | 0. 5VCCIO  | VCCIO+0.5 | 0.1VCCIO                | 0.9VCCIO       | 1.5                      | -0.5                          |
| LVCMOS33   | -0.3   | 0.8        | 2.0        | 3.465     | 0.4                     | VCCIO-0.4      | 4<br>8<br>12<br>16       | -4<br>-8<br>-12<br>-16        |
| LVTTL33    | -0.3   | 0.8        | 2.0        | 3.465     | 0.4                     | 2.4            | 4<br>8<br>12<br>16<br>24 | -4<br>-8<br>-12<br>-16<br>-24 |
| LVCMOS25   | -0.3   | 0.7        | 1.7        | VCCIO+0.3 | 0.4                     | VCCIO-0.4      | 4<br>8<br>12<br>16       | -4<br>-8<br>-12<br>-16        |
| LVCMOS18   | -0.3   | 0.35VCCIO  | 0.65VCCIO  | VCCIO+0.3 | 0.4                     | VCCIO-0.4      | 4<br>8<br>12<br>16<br>24 | -4<br>-8<br>-12<br>-16<br>-24 |
| LVCMOS15   | -0.3   | 0.35VCCIO  | 0.65VCCIO  | VCCIO+0.3 | 0.4                     | VCCIO-0.4      | 4<br>8<br>12<br>16       | -4<br>-8<br>12<br>16          |
| LVCMOS12   | -0.3   | 0.35VCCIO  | 0.65VCCIO  | VCCIO+0.3 | 0.4                     | VCCIO-0.4      | 4<br>8<br>12             | -4<br>-8<br>-12               |
| SSTL18_I   | -0.3   | Vref-0.125 | Vref+0.125 | VCCIO+0.3 | 0.5VCCIO-0.47           | 0.5VCCIO+0.47  | 8                        | -8                            |
| SSTL18_II  | -0.3   | Vref-0.125 | Vref+0.125 | VCCIO+0.3 | 0.5VCCIO-0.6            | 0.5VCCIO+0.6   | 13.4                     | -13.4                         |
| SSTL15_I   | -0.3   | Vref-0.10  | Vref+0.10  | VCCIO+0.3 | 0.5VCCIO-0.175          | 0.5VCCIO+0.175 | 8.9                      | -8.9                          |
| SSTL15_II  | -0.3   | Vref-0.10  | Vref+0.10  | VCCIO+0.3 | 0.5VCCIO-0.175          | 0.5VCCIO+0.175 | 13                       | -13                           |
| HSUL12     | -0.3   | Vref-0.13  | Vref+0.13  | VCCIO+0.3 | 0.2VCCIO                | 0.8VCCIO       | 0.1                      | -0.1                          |
| HSTL18_I   | -0.3   | Vref-0.1   | Vref+0.1   | VCCIO+0.3 | 0.40                    | VCCIO-0.40     | 8                        | -8                            |
| HSTL18_II  | -0.3   | Vref-0.1   | Vref+0.1   | VCCIO+0.3 | 0.40                    | VCCIO-0.40     | 16                       | -16                           |
| HSTL15_I   | -0.3   | Vref-0.1   | Vref+0.1   | VCCIO+0.3 | 0.40                    | VCCIO-0.40     | 8                        | -8                            |
| HSTL15_II  | -0.3   | Vref-0.1   | Vref+0.1   | VCCIO+0.3 | 0.40                    | VCCIO-0.40     | 16                       | -16                           |
| SSTL135_I  | -0.3   | Vref-0.1   | Vref+0.1   | VCCIO+0.3 | 0.5VCCIO-0.15           | 0.5VCCIO+0.15  | 8.9                      | -8.9                          |
| SSTL135_II | -0.3   | Vref-0.1   | Vref+0.1   | VCCIO+0.3 | 0.5VCCIO-0.15           | 0.5VCCIO+0.15  | 13                       | -13                           |
| LPDDR      | -0.3   | 0.2VCCIO   | 0.8VCCIO   | VCCIO+0.3 | 0.1VCCIO                | 0.9VCCIO       | 0.1                      | -0.1                          |

(DS04001, V2.1) 25 / 51



The input and output voltage ranges of the differential IO level standards are shown in Table 3-2

Table 3-2 Parameter Requirements for Differential Input/Output Standard

| I/O Standard | Vicm( | ( <b>V</b> ) |       | Vid(V | )     |     | Vocm(V)         |               |                | Vod(V) |      |      |
|--------------|-------|--------------|-------|-------|-------|-----|-----------------|---------------|----------------|--------|------|------|
| 1/O Standard | Min   | Тур          | Max   | Min   | Тур   | Max | Min             | Тур           | Max            | Min    | Тур  | Max  |
| LVDS         | 1     | 1.2          | 1.425 | 0.1   | 0.35  | 0.6 | 1               | 1.25          | 1.425          | 0.25   | 0.35 | 0.6  |
| BLVDS        | 0.3   | 1.2          | 1.425 | 0.1   | -     | -   | _               | 1.25          | -              | -      |      |      |
| MINI_LVDS    | 0.3   | 1.2          | VCCA  | 0.2   | 0.4   | 0.6 | 1               | 1.2           | 1.4            | 0.3    | 0.40 | 0.6  |
| PPDS         | 0.2   | 0.9          | VCCA  | 0.1   | 0.25  | 0.4 | 0.5             | 1.0           | 1.4            | 0.1    | 0.3  | 0.45 |
| RSDS         | 0.3   | 0.9          | 1.5   | 0.1   | 0.35  | 0.6 | 1               | 1.2           | 1.4            | 0.1    | 0.35 | 0.6  |
| TMDS         | 2.7   | 2.96<br>5    | 3.23  | 0.15  | 0.675 | 1.2 | VCCIO-<br>0.405 | VCCIO-<br>0.3 | VCCIO-<br>0.19 | 0.4    | 0.6  | 0.8  |

Table 3-3 Parameter Requirements for Pseudo-differential Input/Output Standard

| IO Standard | Vid(V) | Vicm ( | ( <b>V</b> ) |       | Vol(V)         | Voh(V)         | IOL<br>(mA) | IOH<br>(mA) |
|-------------|--------|--------|--------------|-------|----------------|----------------|-------------|-------------|
| 10 Standard | min    | min    | typ          | max   | max            | min            | max         | min         |
| HSUL12D     | 0.1    | 0.3    | 0.6          | 0.85  | 0.2VCCIO       | 0.8VCCIO       | 0.1         | -0.1        |
| SSTL135D_I  | 0.1    | 0.3    | 0.675        | 1     | 0.5VCCIO-0.15  | 0.5VCCIO+0.15  | 8.9         | -8.9        |
| SSTL135D_II | 0.1    | 0.3    | 0.675        | 1     | 0.5VCCIO-0.15  | 0.5VCCIO+0.15  | 13          | -13         |
| HSTL15D_I   | 0.1    | 0.3    | 0.75         | 1.125 | 0.4            | VCCIO-0.4      | 8           | -8          |
| HSTL15D_II  | 0.1    | 0.3    | 0.75         | 1.125 | 0.4            | VCCIO-0.4      | 16          | -16         |
| HSTL18D_I   | 0.1    | 0.3    | 0.9          | 1.425 | 0.4            | VCCIO-0.4      | 8           | -8          |
| HSTL18D_II  | 0.1    | 0.3    | 0.9          | 1.425 | 0.4            | VCCIO-0.4      | 16          | -16         |
| LPDDRD      | 0.1    | 0.3    | 0.9          | 1.425 | 0.1VCCIO       | 0.9VCCIO       | 0.1         | -0.1        |
| SSTL15D_I   | 0.1    | 0.3    | 0.75         | 1.125 | 0.5VCCIO-0.175 | 0.5VCCIO+0.175 | 0.89        | -0.89       |
| SSTL15D_II  | 0.1    | 0.3    | 0.75         | 1.125 | 0.5VCCIO-0.175 | 0.5VCCIO+0.175 | 13          | -13         |
| SSTL18D_I   | 0.1    | 0.3    | 0.9          | 1.425 | 0.5VCCIO-0.47  | 0.5VCCIO+0.47  | 8           | -8          |
| SSTL18D_II  | 0.1    | 0.3    | 0.9          | 1.425 | 0.5VCCIO-0.6   | 0.5VCCIO+0.6   | 13.4        | -13.4       |

(DS04001, V2.1) 26/51



# **Chapter 4 AC Characteristics Under Typical Operating Conditions**

This chapter primarily lists the AC characteristics of each logic unit of the Logos2 Family FPGA under typical operating conditions.

#### 4.1 AC Characteristic Parameters of Configurable Logic Module (CLM)

Table 4-1 CLM Module AC Characteristics

| Delay Time    |               |         |        |                                                      |
|---------------|---------------|---------|--------|------------------------------------------------------|
| -5            | -6            | -7      | Unit   | Parameter Description                                |
| Logic Delay   |               | 1       | 1      |                                                      |
| 0.24          | 0.196         | TBD     | ns,max | LUT6 input Ax/Bx/Cx/Dx to Y0/Y1/Y2/Y3 delay          |
| 0.452         | 0.353         | TBD     | ns,max | LUT6 input Ax/Bx/Cx/Dx to CR0/CR1 delay (LUT7)       |
| 0.445         | 0.395         | TBD     | ns,max | Delay from LUT6 input Ax/Bx/Cx/Dx to CR2 to Y1(LUT8) |
| 0.449         | 0.357         | TBD     | ns,max | LUT input Ax to CYA(CR0) delay                       |
| 0.446         | 0.371         | TBD     | ns,max | LUT input Bx to CYB(CR1) delay                       |
| 0.452         | 0.358         | TBD     | ns,max | LUT input Cx to CYC(CR2) delay                       |
| 0.434         | 0.353         | TBD     | ns,max | LUT input Dx to CYD(CR3) delay                       |
| 0.105         | 0.065         | TBD     | ns,max | CIN input to COUT delay                              |
| Timing Paran  | neter         |         |        |                                                      |
| 0.227         | 0.198         | TBD     | ns,max | CLK input with respect to TCO of Q0/Q1/Q2/Q3         |
| 0.27          | 0.218         | TBD     | ns,max | CLK input with respect to TCO of CR0/CR1/CR2/CR3     |
| 0.288/-0.08   | 0.22/-0.16    | TBD     | ns,min | Ax/Bx/Cx/Dx with respect to DFF setup/hold           |
| 0.16/-0.1     | 0.12/0.04     | TBD     | ns,min | M with respect to DFF setup/hold                     |
| 0.224/-0.07   | 0.13/-0.04    | TBD     | ns,min | CE with respect to DFF setup/hold                    |
| 0.224/-0.07   | 0.11/-0.05    | TBD     | ns,min | RS with respect to DFF setup/hold                    |
| Distributed R | AM Timing Par | ameters |        |                                                      |
| 0.455         | 0.63          | TBD     | ns,max | CLK -> Y0/Y1/Y2/Y3 mem read delay                    |
| 0.56          | 0.71          | TBD     | ns,max | CLK -> CR0/CR1/CR2/CR3 mem read delay                |
| -0.26/0.28    | 0.145/0.083   | TBD     | ns,min | CLK -> WE timing check, setup/hold                   |
| 0.24/-0.07    | 0.048/0.193   | TBD     | ns,min | CLK -> An address timing check, setup/hold           |
| -0.26/0.28    | 0.048/0.193   | TBD     | ns,min | CLK -> AD/BD/CD/DD data timing check, setup/hold     |

Notes: The parameters in the table are only applicable to PG2L100H; for parameters of other devices in the Logos2 Family, please refer to the PDS timing report.

#### 4.2 AC Characteristic Parameters of DRM (Dedicated RAM Module)

Table 4-2 AC Characteristic Parameters of DRM Module

| Categories   Value   Unit   Description of AC Characteristic |
|--------------------------------------------------------------|
|--------------------------------------------------------------|

(DS04001, V2.1) 27/51



|                                                                   | -5           | -6           | -7  |        | Parameters                                                        |
|-------------------------------------------------------------------|--------------|--------------|-----|--------|-------------------------------------------------------------------|
|                                                                   |              |              |     |        | CLKA/CLKB->QA/QB                                                  |
| $T_{co\_18K}$                                                     | 1.75         | 1.529        | TBD | ns,max | (Output register not enabled, in 18K mode)                        |
| T <sub>co_18K_reg</sub>                                           | 0.718        | 0.625        | TBD | ns,max | CLKA/CLKB->QA/QB<br>(Output register enabled, in 18K mode)        |
| T <sub>co_36K</sub>                                               | 1.758        | 1.529        | TBD | ns,max | CLKA/CLKB->QA/QB<br>(Output register not enabled, in 36K<br>mode) |
| T <sub>co_36K_reg</sub>                                           | 0.718        | 0.625        | TBD | ns,max | CLKA/CLKB->QA/QB<br>(Output register enabled, in 36K mode)        |
| T <sub>co_ecc</sub>                                               | 1.758        | 1.529        | TBD | ns,max | CLKB->QA/QB<br>(Output register not enabled, in ECC<br>mode)      |
| $T_{co\_ecc\_reg}$                                                | 0.718        | 0.625        | TBD | ns,max | CLKB->QA/QB<br>(Output register enabled, in ECC mode)             |
| T <sub>co_ecc_err</sub>                                           | 0.718        | 0.625        | TBD | ns,max | CLKB->ECC_S/DBITERR (Output register enabled, in ECC mode)        |
| $T_{co\_flag\_full}$                                              | 1.11         | 0.966        | TBD | ns,max | CLKA->FULL(ALMOST_FULL)<br>(18K/36K FIFO modes)                   |
| T <sub>co_flag_empty</sub>                                        | 0.652        | 0.567        | TBD | ns,max | CLKB->EMPTY(ALMOST_EMPTY) (18K/36K FIFO modes)                    |
| T <sub>co_ecc_parity</sub>                                        | 0.407        | 0.354        | TBD | ns,max | CLKA->ECC_PARITY (ECC encoding mode)                              |
| T <sub>co_ecc_rdaddr</sub>                                        | 0.834        | 0.726        | TBD | ns,max | CLKA->ECC_RDADDR (Output register not enabled, in ECC mode)       |
| T <sub>co_ecc_rdaddr_reg</sub>                                    | 0.834        | 0.726        | TBD | ns,max | CLKA->ECC_RDADDR (Output register enabled, in ECC mode)           |
| $T_{su\_18K\_ad}/$ $T_{hd\_18K\_ad}$                              | -0.077/0.097 | -0.067/0.085 | TBD | ns,min | Address Input Setup/Hold Time (18K mode)                          |
| $\begin{array}{c} T_{su\_18K\_d}/\\ T_{hd\_18K\_d} \end{array}$   | -0.002/0.043 | -0.002/0.038 | TBD | ns,min | Data Input Setup/Hold Time (18K mode)                             |
| $T_{su\_18K\_ce}/$ $T_{hd\_18K\_ce}$                              | 0.034/0.029  | 0.03/0.026   | TBD | ns,min | CE Input Setup/Hold Time (18K mode)                               |
| $T_{su\_18K\_we}/$ $T_{hd\_18K\_we}$                              | -0.065/0.086 | -0.057/0.075 | TBD | ns,min | WE Input Setup/Hold Time (18K mode)                               |
| $\begin{array}{c} T_{su\_18K\_be}/\\ T_{hd\_18K\_be} \end{array}$ | -0.010/0.029 | -0.009/0.026 | TBD | ns,min | BE Input Setup/Hold Time (18K mode)                               |
| T <sub>su_18K_oe</sub> /<br>T <sub>hd_18K_oe</sub>                | -0.060/0.080 | -0.053/0.070 | TBD | ns,min | OCE Input Setup/Hold Time (18K mode)                              |
| $T_{su\_18K\_rst}/\\T_{hd\_18K\_rst}$                             | 0.001/0.017  | 0.001/0.015  | TBD | ns,min | Synchronous Reset Input Setup/Hold<br>Time<br>(18K mode)          |
| $T_{su\_36K\_ad}/\\T_{hd\_36K\_ad}$                               | -0.077/0.097 | -0.067/0.085 | TBD | ns,min | Address Input Setup/Hold Time (36K mode)                          |
| $\begin{array}{c} T_{su\_36K\_d}/\\ T_{hd\_36K\_d} \end{array}$   | -0.002/0.043 | -0.002/0.038 | TBD | ns,min | Data Input Setup/Hold Time (36K mode)                             |
| $T_{su\_36K\_ce}/$ $T_{hd\_36K\_ce}$                              | 0.034/-0.014 | 0.03/-0.013  | TBD | ns,min | CE Input Setup/Hold Time (36K mode)                               |
| T <sub>su_36K_we</sub> / T <sub>hd_36K_we</sub>                   | -0.033/0.054 | -0.029/0.047 | TBD | ns,min | WE Input Setup/Hold Time (36K mode)                               |
| $\begin{array}{c} T_{su\_36K\_be}/\\ T_{hd\_36K\_be} \end{array}$ | -0.01/0.029  | -0.009/0.026 | TBD | ns,min | BWE Input Setup/Hold Time (36K mode)                              |
| $\begin{array}{c} T_{su\_36K\_oe}/\\ T_{hd\_36K\_oe} \end{array}$ | -0.027/0.047 | -0.024/0.041 | TBD | ns,min | OCE Input Setup/Hold Time (36K mode)                              |
| T <sub>su_36K_rst</sub> /                                         | 0.001/0.017  | 0.001/0.015  | TBD | ns,min | Synchronous Reset Input Setup/Hold                                |

(DS04001, V2.1) 28 / 51



| Catanarias                | Value        |              |      | TT *4     | Description of AC Characteristic  |
|---------------------------|--------------|--------------|------|-----------|-----------------------------------|
| Categories                | -5           | -6           | -7   | Unit      | Parameters                        |
| T <sub>hd_36K_rst</sub>   |              |              |      |           | Time                              |
|                           |              |              |      |           | (36K mode)                        |
| $T_{su\_ecc\_d}$          | 0.021/0.018  | 0.019/0.016  | TBD  | ns,min    | Data Input Setup/Hold Time        |
| $T_{hd\_ecc\_d}$          | 0.021/0.018  | 0.019/0.010  | IDD  | 118,11111 | (ECC mode)                        |
| $T_{su\_fifo\_wctl}$      | -0.065/0.086 | -0.057/0.075 | TBD  | ne min    | WREN Input (Setup/Hold Time)      |
| $T_{hd\_fifo\_wctl}$      | -0.003/0.080 | -0.037/0.073 | ושנו | ns,min    | (18K/36K FIFO modes)              |
| $T_{su\_fifo\_rctl}$      | 0.03/-0.014  | 0.03/-0.013  | TBD  | ns,min    | RDEN Input (Setup/Hold Time       |
| T <sub>hd_fifo_rctl</sub> | 0.03/-0.014  | 0.03/-0.013  | IDD  | 118,11111 | (18K/36K FIFO modes)              |
| $T_{su\_ecc\_injerr}$     | 0.021/0.018  | 0.019/0.016  | TBD  | ns,min    | INJECT_S/DBITERR input Setup/Hold |
| $T_{hd\_ecc\_injerr}$     | 0.021/0.018  | 0.019/0.010  | IDD  | 118,11111 | time(ECC mode)                    |
| $T_{mpw\_norm}$           | 1.104        | 0.960        | TBD  | ns,min    | CLKA/CLKB MPW(NW/TW mode)         |
| $T_{mpw\_rbw}$            | 1.546        | 1.345        | TBD  | ns,min    | CLKA/CLKB MPW(RBW mode)           |
| $T_{mpw\_fifo}$           | 1.104        | 0.960        | TBD  | ns,min    | CLKA/CLKB MPW (FIFO mode)         |
| T <sub>mpw_ecc</sub>      | 1.104        | 0.960        | TBD  | ns,min    | CLKA/CLKB MPW (ECC mode)          |

Notes: The parameters in the table are only applicable to PG2L100H; for parameters of other devices in the Logos2 Family, please refer to the PDS timing report.

# 4.3 AC Characteristic Parameters of APM (Arithmetic Process Module)

Table 4-3 APM Module AC Characteristics

| Description of AC                                          | Pre-    | M14:1:       | Dant addan | Value       |              |     | T124 |
|------------------------------------------------------------|---------|--------------|------------|-------------|--------------|-----|------|
| Characteristic Parameters                                  | dder    | Multiplier   | Post-adder | -5          | -6           | -7  | Unit |
| Data/Control Pin to Input Register CLK Setup and Hold Time |         |              |            |             |              |     |      |
| H→preadd unit register CLK setup/hold                      | Yes     | NA           | NA         | 1.376/-0.1  | 1.197/-0.141 | TBD | ns   |
| X→preadd unit register CLK setup/hold                      | Yes     | NA           | NA         | 1.58/-0.16  | 1.376/-0.147 | TBD | ns   |
| X→input unit register CLK setup/hold                       | NA      | NA           | NA         | 0.38/-0.02  | 0.336/-0.020 | TBD | ns   |
| Y→input unit register CLK setup/hold                       | NA      | NA           | NA         | 0.22/-0.03  | 0.196/-0.028 | TBD | ns   |
| H→input unit register CLK setup/hold                       | NA      | NA           | NA         | 0.28/-0.04  | 0.248/-0.042 | TBD | ns   |
| Z→input unit register CLK setup/hold                       | NA      | NA           | NA         | 0.16/0.01   | 0.146/0.010  | TBD | ns   |
| INCTRL→input unit register CLK setup/hold                  | NA      | NA           | NA         | 0.16/0      | 0.144/0.000  | TBD | ns   |
| MODEY→input unit register CLK setup/hold                   | NA      | NA           | NA         | 0.16/-0.009 | 0.147/-0.008 | TBD | ns   |
| MODEZ→input unit register CLK setup/hold                   | NA      | NA           | NA         | 0.25/-0.01  | 0.220/-0.014 | TBD | ns   |
| Data Pin to Pipeline Register CI                           | LK Setu | p and Hold T | ime        |             |              |     |      |
| Y→Multiplier unit register CLK setup/hold                  | NA      | Yes          | No         | 1.47/-0.25  | 1.281/-0.226 | TBD | ns   |
| X→Multiplier unit register CLK setup/hold                  | Yes     | Yes          | No         | 2.76/-0.38  | 2.402/-0.333 | TBD | ns   |
| X→Multiplier unit register CLK setup/hold                  | No      | Yes          | No         | 1.57/-0.26  | 1.373/-0.233 | TBD | ns   |

(DS04001, V2.1) 29 / 51



| Description of AC                                     | Pre-     |              |                 | Value       |              |     |      |
|-------------------------------------------------------|----------|--------------|-----------------|-------------|--------------|-----|------|
| Characteristic Parameters                             | dder     | Multiplier   | Post-adder      | -5          | -6           | -7  | Unit |
| H-> Multiplier unit register CLK setup/hold           | Yes      | Yes          | No              | 2.55/-0.36  | 2.224/-0.316 | TBD | ns   |
| Data/Control Pin to Output Reg                        | ister CI | LK Setup and | Hold Time       |             |              |     |      |
| Y→postadd unit register CLK setup/hold                | NA       | Yes          | Yes             | 2.51/-0.512 | 2.190/-0.446 | TBD | ns   |
| X→postadd unit register CLK setup/hold                | No       | Yes          | Yes             | 2.636/-0.52 | 2.293/-0.454 | TBD | ns   |
| X→postadd unit register CLK setup/hold                | Yes      | Yes          | Yes             | 3.82/-0.63  | 3.322/-0.554 | TBD | ns   |
| H→postadd unit register CLK setup/hold                | Yes      | Yes          | Yes             | 3.61/-0.617 | 3.144/-0.537 | TBD | ns   |
| Z→postadd unit register CLK setup/hold                | NA       | NA           | Yes             | 1.411/-0.23 | 1.227/-0.208 | TBD | ns   |
| Y→postadd unit register CLK setup/hold                | NA       | No           | Yes             | 1.447/-0.27 | 1.259/-0.242 | TBD | ns   |
| X→postadd unit register CLK setup/hold                | No       | No           | Yes             | 1.342/-0.28 | 1.167/-0.247 | TBD | ns   |
| PI—postadd unit register CLK setup/hold               | NA       | NA           | Yes             | 1.314/-0.04 | 1.143/-0.035 | TBD | ns   |
| From Each Stage of Register CI                        | K to A   | PM Output Pi | in Time         |             |              |     |      |
| postadd unit register CLK→P output                    | NA       | NA           | NA              | 0.380       | 0.331        | TBD | ns   |
| Multiplier unit register CLK→P output                 | NA       | NA           | Yes             | 1.703       | 1.481        | TBD | ns   |
| Multiplier unit register<br>CLK→Poutput               | NA       | NA           | No              | 0.488       | 0.425        | TBD | ns   |
| pretadd unit register<br>CLK→DPO output               | Yes      | Yes          | Yes             | 2.58        | 2.248        | TBD | ns   |
| Z input unit register CLK→DPO output                  | NA       | NA           | Yes             | 1.59        | 1.390        | TBD | ns   |
| From Data/Control Pin to APM                          | Output   | Pin Combina  | itional Logic I | Delay       |              |     |      |
| Y→Poutput                                             | NA       | Yes          | No              | 1.86        | 1.619        | TBD | ns   |
| Y→Poutput                                             | NA       | Yes          | Yes             | 2.75        | 2.399        | TBD | ns   |
| Y→Poutput                                             | NA       | No           | Yes             | 1.66        | 1.444        | TBD | ns   |
| X→Poutput                                             | No       | Yes          | No              | 1.93        | 1.680        | TBD | ns   |
| X→Poutput                                             | Yes      | Yes          | No              | 2.94        | 2.564        | TBD | ns   |
| X→Poutput                                             | Yes      | Yes          | Yes             | 4.03        | 3.512        | TBD | ns   |
| X→Poutput                                             | No       | No           | Yes             | 1.50        | 1.308        | TBD | ns   |
| H→Poutput                                             | Yes      | Yes          | No              | 2.95        | 2.568        | TBD | ns   |
| H→Poutput                                             | Yes      | Yes          | Yes             | 3.84        | 3.347        | TBD | ns   |
| Z→Poutput                                             | NA       | NA           | Yes             | 1.62        | 1.410        | TBD | ns   |
| PI→Poutput  Notes: The parameters in the table are of | NA       | NA NA        | Yes             | 1.53        | 1.339        | TBD | ns   |

Notes: The parameters in the table are only applicable to PG2L100H; for parameters of other devices in the Logos2 Family, please refer to the PDS timing report.

(DS04001, V2.1) 30 / 51



#### **4.4 GPLL AC Characteristics Parameters**

Table 4-4 GPLL AC Characteristics

| Specification              | Min.                                                                                     | Max. | Unit | Description                                     |
|----------------------------|------------------------------------------------------------------------------------------|------|------|-------------------------------------------------|
| F <sub>IN</sub>            | 10                                                                                       | 800  | MHz  | Input Clock Frequency                           |
| E                          | 300                                                                                      |      | ps   | Input clock jitter (F <sub>IN</sub> < 200MHz)   |
| F <sub>INJIT</sub>         | 0.06                                                                                     |      | UI   | Input clock jitter ( $F_{IN} \ge 200 MHz$ )     |
| F <sub>INDT</sub>          | 10-49MHz: 25%<br>50-199MHz: 30%<br>200-399MHz: 35%<br>400-499MHz: 40%<br>500-800MHz: 45% |      |      | Input clock duty cycle                          |
| F <sub>PFD</sub>           | 10                                                                                       | 450  | MHz  | PFD operating frequency range                   |
| F <sub>VCO</sub>           | 600                                                                                      | 1200 | MHz  | VCO operating frequency range                   |
| F <sub>OUT</sub>           | 4.69                                                                                     | 800  | MHz  | Output clock frequency range                    |
| F <sub>OUTCAS</sub>        | 0.0366                                                                                   | 800  | MHz  | Output cascade frequency range                  |
| T <sub>PHO</sub>           | 0.12                                                                                     |      | ns   | Static phase offset                             |
| Т                          | 180                                                                                      |      | ps   | Output clock jitter (F <sub>OUT</sub> ≥ 100MHz) |
| Тоштлт                     | 0.018                                                                                    |      | UI   | Output clock jitter (F <sub>OUT</sub> < 100MHz) |
| TOUTDUTY                   | 50% ±5%                                                                                  |      |      | Output clock duty cycle precision (50%)         |
| $\mathbf{F}_{\mathbf{BW}}$ | 1                                                                                        | 4    | MHz  | Loop bandwidth                                  |
| T <sub>LOCK</sub>          |                                                                                          | 200  | us   | Lock time                                       |
| F <sub>DPS_CLK</sub>       | 0.01                                                                                     | 450  | MHz  | Dynamic phase shift clock frequency             |
| $T_{RST}$                  | 10                                                                                       |      | ns   | Reset signal width                              |

#### **4.5 PPLL AC Characteristics Parameters**

Table 4-5 PPLL AC Characteristics

| Specification | Min.                                                                                 | Max.          | Unit | Description                                 |
|---------------|--------------------------------------------------------------------------------------|---------------|------|---------------------------------------------|
| FIN           | 19                                                                                   | 800           | MHz  | Input Clock Frequency                       |
| EINTE         | 200                                                                                  |               | ps   | Input clock jitter ( $F_{IN}$ < 200MHz)     |
| FINJIT        | 0.04                                                                                 |               | UI   | Input clock jitter ( $F_{IN} \ge 200 MHz$ ) |
| FINDT         | 10-49MHz: 25%<br>50-199MHz: 30<br>200-399MHz: 3:<br>400-499MHz: 44<br>500-800MHz: 4: | %<br>5%<br>0% |      | Input clock duty cycle                      |
| FPFD          | 19                                                                                   | 450           | MHz  | PFD operating frequency range               |
| FVCO          | 1330                                                                                 | 2133          | MHz  | VCO operating frequency range               |
| FOUT          | 10.39                                                                                | 2133          | MHz  | Output clock frequency range                |
| ТРНО          | 0.12                                                                                 |               | ns   | Static phase offset                         |

(DS04001, V2.1) 31/51



| TOUTJTT | 180     |     | ps  | Output clock jitter ( $F_{OUT} \ge 100MHz$ )    |
|---------|---------|-----|-----|-------------------------------------------------|
| 1001311 | 0.018   |     | UI  | Output clock jitter (F <sub>OUT</sub> < 100MHz) |
| TOUTDT  | 50% ±5% |     |     | Output clock duty cycle precision (50%)         |
| FBW     | 1       | 4   | MHz | Bandwidth                                       |
| TLOCK   |         | 120 | us  | Lock time                                       |
| TRST    | 10      |     | ns  | Reset signal width                              |

#### **4.6 DQS AC Characteristics Parameters**

Single-step phase offset values of DQS phase adjustment are shown in Table 4-6.

Table 4-6 DQS AC Characteristics

| Cotogowies | Speed Creede | AC Characteristics Parameters Description |      |      |      |
|------------|--------------|-------------------------------------------|------|------|------|
| Categories | Speed Grade  | Min.                                      | Тур. | Max. | Unit |
| DQS        | -5, -6       | 4                                         | 7    | 10   | ps   |

#### 4.7 Global Clock Network AC Characteristics Parameters

Table 4-7 Global Clock Network AC Characteristics

| Item       | Maximum Frequency | Unit | Description             |  |
|------------|-------------------|------|-------------------------|--|
|            | -5, -6            |      |                         |  |
| GLOBAL CLK | 600               | MHz  | Global Clock<br>Network |  |

#### 4.8 Regional Clock Network AC Characteristics Parameters

Table 4-8 Regional Clock Network AC Characteristics

| Itam         | Maximum Frequency | Unit | Description               |  |
|--------------|-------------------|------|---------------------------|--|
| Item         | -5, -6            | Umt  |                           |  |
| REGIONAL CLK | 350               | MHz  | Regional Clock<br>Network |  |

Notes: Maximum input frequency 650 MHz

#### 4.9 IO Clock Network AC Characteristics Parameters

Table 4-9 IO Clock Network AC Characteristics

| Item   | Maximum Frequency | Unit | Description         |  |
|--------|-------------------|------|---------------------|--|
| Item   | -5, -6            | Cint |                     |  |
| 10 ССК | 680               | MHz  | IO Clock<br>Network |  |

(DS04001, V2.1) 32/51



#### 4.10 Configuration and Programming AC Characteristics Parameters

### 4.10.1 Power-up Timing Characteristics



Figure 4-1 Device Power-up Timing Characteristics



Figure 4-2 Device Reset and Reconfiguration Timing Characteristics

Table 4-10 Power-up Timing Characteristics Parameters

| Item              | Device      | Value   | Unit    | Description             |  |
|-------------------|-------------|---------|---------|-------------------------|--|
|                   | PG2L25H     | 3.6     |         |                         |  |
| T                 | PG2L50H     | ms. Max |         | Duo cuoma Lotomory      |  |
| $T_{PL}$          | PG2L100H(X) |         |         | Program Latency         |  |
|                   | PG2L200H    | 26      |         |                         |  |
| T                 | PG2L25H     | 63.6    |         | Power-on-Reset          |  |
|                   | PG2L50H     | 66      | ma Mov  |                         |  |
| T <sub>POR</sub>  | PG2L100H(X) | 71      | ms, Max |                         |  |
|                   | PG2L200H    | 86      |         |                         |  |
| T <sub>ICCK</sub> | Logos2      | 400     | ns,Min  | CFG_CLK Output<br>Delay |  |
| T <sub>RSTN</sub> | Logos2      | 384     | ns,Min  | RSTN Low Pulse<br>Width |  |

(DS04001, V2.1) 33 / 51



# 4.10.2 AC Characteristics of Each Download Mode

Table 4-11 AC Characteristics of Download Modes Supported by Logos2 Family FPGA

|                    | Item                    | Description                                          | Value   |         |          |  |
|--------------------|-------------------------|------------------------------------------------------|---------|---------|----------|--|
| Interface          |                         |                                                      | -5      | -6      | Property |  |
|                    | F <sub>TCK</sub>        | TCK Frequency                                        | 50M     | 50M     | Max      |  |
|                    | F <sub>TCKD</sub>       | TCK Duty Cycle                                       | 45%/55% | 45%/55% | Min/Max  |  |
|                    | $T_{TCKH}$              | TCK High Pulse Width                                 | 10ns    | 10ns    | Min      |  |
| JTAG               | $T_{TCKL}$              | TCK Low Pulse Width                                  | 10ns    | 10ns    | Min      |  |
|                    | $T_{TMSSU}/T_{TDISU}$   | TMS/TDI Setup Time (TCK Rising Edge)                 | 3.5ns   | 3.5ns   | Min      |  |
|                    | $T_{TMSH}/T_{TDIH}$     | TMS/TDI Hold Time (TCK Rising Edge)                  | 1.5ns   | 1.5ns   | Min      |  |
|                    | T <sub>TCK2TDO</sub>    | TCK Falling Edge to TDO Output Valid                 | 6ns     | 6ns     | Max      |  |
|                    |                         | CFG_CLK Frequency                                    | 40M     | 40M     | Max      |  |
|                    | $F_{MCLK}$              | CFG_CLK Frequency (Low Speed)                        | 15.38M  | 15.38M  | Max      |  |
|                    |                         | CFG_CLK Frequency (Daisy Chain)                      | 25M     | 25M     | Max      |  |
|                    | F <sub>MCLKS</sub>      | CFG_CLK Frequency Initial Value                      | 2.99M   | 2.99M   | Тур.     |  |
|                    | F <sub>MCLKD</sub>      | CFG_CLK Duty Cycle                                   | 45%/55% | 45%/55% | Min/Max  |  |
|                    | F <sub>MCLKTOL</sub>    | CFG_CLK Frequency Deviation                          | 50%     | 50%     | Max      |  |
|                    | Г                       | ECCLKIN Frequency                                    | 40M     | 40M     | Max      |  |
|                    | $F_{EMCLK}$             | ECCLKIN Frequency (Low Speed)                        | 15.38M  | 15.38M  | Max      |  |
|                    | F <sub>EMCLKD</sub>     | ECCLKIN Duty Cycle                                   | 45%/55% | 45%/55% | Min/Max  |  |
| Master SPI<br>Mode | $T_{ m MDSU}$           | D[7:0] Setup Time (CFG_CLK Rising Edge)              | 9.5ns   | 9.5ns   | Min      |  |
|                    | $T_{ m MDH}$            | D[7:0] Hold Time (CFG_CLK Rising Edge)               | Ons     | Ons     | Min      |  |
|                    | $T_{ m MDSUF}$          | D[7:0] Setup Time (CFG_CLK Falling Edge)             | 9.5ns   | 9.5ns   | Min      |  |
|                    | $T_{ m MDHF}$           | D[7:0] Hold Time (CFG_CLK Falling Edge)              | Ons     | Ons     | Min      |  |
|                    | T <sub>MCLK2D</sub>     | CFG_CLK Falling Edge to D[0]/D[4] Output Valid       | 3.5ns   | 3.5ns   | Max      |  |
|                    | T <sub>MCLK2CS</sub>    | CFG_CLK Falling Edge to<br>FCS_N/FCS2_N Output Valid | 4ns     | 4ns     | Max      |  |
|                    | T <sub>MCLK2DOUT</sub>  | CFG_CLK Falling Edge to CSO_DOUT Output Valid        | 3.5ns   | 3.5ns   | Max      |  |
| Slave<br>Serial    | F <sub>SSCLK</sub>      | CFG_CLK Frequency                                    | 50M     | 50M     | Max      |  |
|                    |                         | CFG_CLK Frequency (Daisy Chain)                      | 50M     | 50M     | Max      |  |
|                    | $T_{SSCLKL}$            | CFG_CLK Low Pulse Width                              | 6ns     | 6ns     | Min      |  |
|                    | $T_{SSCLKH}$            | CFG_CLK High Pulse Width                             | 6ns     | 6ns     | Min      |  |
|                    | $T_{\mathrm{SSDSU}}$    | DI Setup Time (CFG_CLK Rising Edge)                  | 3.5ns   | 3.5ns   | Min      |  |
|                    | $T_{SSDH}$              | DI Hold Time (CFG_CLK Rising Edge)                   | Ons     | Ons     | Min      |  |
|                    | T <sub>SSDSUF</sub>     | DI Setup Time (CFG_CLK Falling Edge)                 | 3.5ns   | 3.5ns   | Min      |  |
|                    | T <sub>SSDHF</sub>      | DI Hold Time (CFG_CLK Falling Edge)                  | Ons     | Ons     | Min      |  |
|                    | T <sub>SSCLK2DOUT</sub> | CFG_CLK Falling Edge to CSO_DOUT Output Valid        | 2ns/7ns | 2ns/7ns | Min/Max  |  |
| Slave              | F <sub>SPCLK</sub>      | CFG_CLK Frequency                                    | 20M     | 50M     | Max      |  |

(DS04001, V2.1) 34 / 51



| T . 4 C                        | Item                  | Description                                                                                                                                                                                 | Value |       | D        |
|--------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|----------|
| Interface                      |                       | Description                                                                                                                                                                                 | -5    | -6    | Property |
| Parallel                       | T <sub>SPCLKL</sub>   | CFG_CLK Low Pulse Width                                                                                                                                                                     | 6ns   | 6ns   | Min      |
|                                | T <sub>SPCLKH</sub>   | CFG_CLK High Pulse Width                                                                                                                                                                    | 6ns   | 6ns   | Min      |
|                                | T <sub>SPDSU</sub>    | D[31:0] Setup Time (CFG_CLK Rising Edge)                                                                                                                                                    | 5.5ns | 5.5ns | Min      |
|                                | $T_{SPDH}$            | D[31:0] Hold Time (CFG_CLK Rising Edge)                                                                                                                                                     | 0.5ns | 0.5ns | Min      |
|                                | T <sub>SPCRSU</sub>   | CS_N/RWSEL Setup Time (CFG_CLK Rising Edge)                                                                                                                                                 | 4.5ns | 4.5ns | Min      |
|                                | T <sub>SPCRH</sub>    | CS_N/RWSEL Hold Time (CFG_CLK Rising Edge)                                                                                                                                                  | 0.5ns | 0.5ns | Min      |
|                                | T <sub>SPCLK2D</sub>  | CFG_CLK Rising Edge to D[31:0]<br>Output Valid                                                                                                                                              | 9ns   | 9ns   | Max      |
|                                | T <sub>SPCS2CSO</sub> | CS_N to CSO_DOUT Output Delay                                                                                                                                                               | 8.5ns | 8.5ns | Max      |
|                                | F <sub>IPCLK</sub>    | CLK Frequency                                                                                                                                                                               | 20M   | 50M   | Max      |
|                                | T <sub>IPCLKL</sub>   | CLK Low Pulse Width                                                                                                                                                                         | 2.5ns | 2.5ns | Min      |
|                                | T <sub>IPCLKH</sub>   | CLK High Pulse Width                                                                                                                                                                        | 2.5ns | 2.5ns | Min      |
|                                | T <sub>IPDSU</sub>    | CS_N/RW_SEL/DI[31:0] Setup Time<br>(CLK Rising Edge)                                                                                                                                        | 2ns   | 2ns   | Min      |
|                                | $T_{\mathrm{IPDH}}$   | CS_N/RW_SEL/DI[31:0] Hold Time<br>(CLK Rising Edge)                                                                                                                                         | 1ns   | 1ns   | Min      |
| Internal                       | T <sub>IPCLK2D</sub>  | CLK Rising Edge to DO[31:0] Output Valid                                                                                                                                                    | 4ns   | 4ns   | Max      |
| slave<br>parallel<br>interface | T <sub>IPCLK2D1</sub> | CLK Rising Edge to  RBCRC_VALID/ECC_VALID/DRCFG_  OVER/PRCFG_OVER Valid                                                                                                                     | 2ns   | 2ns   | Max      |
|                                | T <sub>IPCLK2D2</sub> | CLK Rising Edge to RBCRC_ERR/ ECC_INDEX/SERROR/DERROR/ SEU_FRAME_ADDR/SEU_FRAME_N ADDR SEU_COLUMN_ADDR/SEU_COLUM N_NADDR SEU_REGION_ADDR/SEU_REGION_ NADDR DRCFG_ERR/PRCFG_ERR Output Valid | 0     | 0     | Max      |

### 4.11 IOB High Range (HR) AC Characteristics Parameters

IOB High Range (HR) AC characteristics parameters are as shown in Table 4-12, where DO=>PAD is the delay from IOB port DO through OBUF to PAD; PAD=>DIN is the delay from PAD through IBUF to IOB port DIN.

Table 4-12 IOB High Range (HR) AC Characteristics Parameters

| I/O Std                            | Delay(DO=>PAD)/ns | Delay(PAD=>DIN)/ns |
|------------------------------------|-------------------|--------------------|
| LVCMOS33<br>STRENGTH"4"<br>MODE"F" | 1.705             | 0.8347             |
| LVCMOS33                           | 2.376             | 0.8347             |

(DS04001, V2.1) 35/51



|              | acteristics Under Typical Operating Conditions |                    |
|--------------|------------------------------------------------|--------------------|
| I/O Std      | Delay(DO=>PAD)/ns                              | Delay(PAD=>DIN)/ns |
| STRENGTH "4" |                                                |                    |
| MODE"S"      |                                                |                    |
| LVCMOS33     |                                                |                    |
| STRENGTH"8"  | 1.688                                          | 0.8347             |
| MODE"F"      |                                                |                    |
| LVCMOS33     |                                                |                    |
| STRENGTH"8"  | 2.369                                          | 0.8347             |
| MODE"S"      | 2.309                                          | 0.0347             |
| LVCMOS33     |                                                |                    |
| STRENGTH"12" | 1.466                                          | 0.8347             |
| MODE"F"      | 1.400                                          | 0.6347             |
|              |                                                |                    |
| LVCMOS33     | 2.172                                          | 0.0245             |
| STRENGTH"12" | 2.172                                          | 0.8347             |
| MODE"S"      |                                                |                    |
| LVCMOS33     |                                                |                    |
| STRENGTH"16" | 1.266                                          | 0.8347             |
| MODE"F"      |                                                |                    |
| LVCMOS33     |                                                |                    |
| STRENGTH"16" | 1.913                                          | 0.8347             |
| MODE"S"      |                                                |                    |
| LVTTL33      |                                                |                    |
| STRENGTH"4"  | 1.705                                          | 0.8347             |
| MODE"F"      | 1.700                                          | 0.03 17            |
| LVTTL33      |                                                |                    |
| STRENGTH"4"  | 2.376                                          | 0.8347             |
| MODE"S"      | 2.370                                          | 0.8347             |
| LVTTL33      |                                                |                    |
|              | 1 (00                                          | 0.9247             |
| STRENGTH'8"  | 1.688                                          | 0.8347             |
| MODE"F"      |                                                |                    |
| LVTTL33      | 2.250                                          | 0.0247             |
| STRENGTH"8"  | 2.369                                          | 0.8347             |
| MODE"S"      |                                                |                    |
| LVTTL33      |                                                |                    |
| STRENGTH"12" | 1.466                                          | 0.8347             |
| MODE"F"      |                                                |                    |
| LVTTL33      |                                                |                    |
| STRENGTH"12" | 2.172                                          | 0.8347             |
| MODE"S"      |                                                |                    |
| LVTTL33      |                                                |                    |
| STRENGTH"16" | 1.266                                          | 0.8347             |
| MODE"F"      |                                                |                    |
| LVTTL33      |                                                |                    |
| STRENGTH"16" | 1.913                                          | 0.8347             |
| MODE"S"      |                                                | 0.0017             |
| LVTTL33      |                                                |                    |
| STRENGTH"24" | 1.266                                          | 0.8347             |
|              | 1.200                                          | 0.0547             |
| MODE"F"      |                                                |                    |
| LVTTL33      | 1.012                                          | 0.0247             |
| STRENGTH"24" | 1.913                                          | 0.8347             |
| MODE"S"      |                                                |                    |
| LVCMOS25     |                                                |                    |
| STRENGTH"4"  | 1.49                                           | 0.8982             |
| MODE"F"      |                                                |                    |
| LVCMOS25     |                                                |                    |
| STRENGTH"4"  | 2.084                                          | 0.8982             |
| MODE"S"      |                                                |                    |
|              | <u>i</u>                                       | İ                  |

(DS04001, V2.1) 36/51



|                         | acteristics Under Typical Operating Conditions |                    |
|-------------------------|------------------------------------------------|--------------------|
| I/O Std                 | Delay(DO=>PAD)/ns                              | Delay(PAD=>DIN)/ns |
| LVCMOS25                |                                                |                    |
| STRENGTH"8"             | 1.525                                          | 0.8982             |
| MODE"F"                 |                                                |                    |
| LVCMOS25                |                                                |                    |
| STRENGTH"8"             | 2.325                                          | 0.8982             |
| MODE"S"                 |                                                |                    |
| LVCMOS25                |                                                |                    |
| STRENGTH"12"            | 1.354                                          | 0.8982             |
| MODE"F"                 |                                                |                    |
| LVCMOS25                |                                                |                    |
| STRENGTH"12"            | 2.115                                          | 0.8982             |
| MODE"S"                 | 2.113                                          | 0.0302             |
| LVCMOS25                |                                                |                    |
| STRENGTH"16"            | 1.23                                           | 0.8982             |
| MODE"F"                 | 1.23                                           | 0.0702             |
| LVCMOS25                |                                                |                    |
|                         | 1 002                                          | 0.0002             |
| STRENGTH"16"            | 1.903                                          | 0.8982             |
| MODE"S"                 |                                                |                    |
| LVCMOS18                | 1.000                                          | 0.006              |
| STRENGTH"4"             | 1.068                                          | 0.996              |
| MODE"F"                 |                                                |                    |
| LVCMOS18                |                                                |                    |
| STRENGTH"4"             | 1.274                                          | 0.996              |
| MODE"S"                 |                                                |                    |
| LVCMOS18                |                                                |                    |
| STRENGTH"8"             | 0.9271                                         | 0.996              |
| MODE"F"                 |                                                |                    |
| LVCMOS18                |                                                |                    |
| STRENGTH"8"             | 1.151                                          | 0.996              |
| MODE"S"                 |                                                |                    |
| LVCMOS18                |                                                |                    |
| STRENGTH"12"            | 0.8111                                         | 0.996              |
| MODE"F"                 |                                                |                    |
| LVCMOS18                |                                                |                    |
| STRENGTH"12"            | 0.9624                                         | 0.996              |
| MODE"S"                 |                                                |                    |
| LVCMOS18                |                                                |                    |
| STRENGTH"16"            | 0.8024                                         | 0.996              |
| MODE"F"                 | 0.0021                                         |                    |
| LVCMOS18                |                                                |                    |
| STRENGTH"16"            | 0.9805                                         | 0.996              |
| MODE"S"                 | 0.7003                                         | 0.770              |
| LVCMOS18                |                                                |                    |
|                         | 0.9219                                         | 0.006              |
| STRENGTH"24"<br>MODE"F" | 0.8218                                         | 0.996              |
|                         |                                                |                    |
| LVCMOS18                | 0.0400                                         | 0.006              |
| STRENGTH"24"            | 0.9408                                         | 0.996              |
| MODE"S"                 |                                                |                    |
| LVCMOS15                | 4.005                                          |                    |
| STRENGTH"4"             | 1.003                                          | 1.091              |
| MODE"F"                 |                                                |                    |
| LVCMOS15                |                                                |                    |
| STRENGTH"4"             | 1.214                                          | 1.091              |
| MODE"S"                 |                                                |                    |
| LVCMOS15                | 1.002                                          | 1.001              |
| STRENGTH"8"             | 1.003                                          | 1.091              |
| i .                     |                                                | i.                 |

(DS04001, V2.1) 37 / 51



| I/O Std        | Delay(DO=>PAD)/ns | Delay(PAD=>DIN)/ns |
|----------------|-------------------|--------------------|
| MODE"F"        | ,                 | ,                  |
| LVCMOS15       |                   |                    |
| STRENGTH"8"    | 1.214             | 1.091              |
| MODE"S"        | 1.214             | 1.091              |
|                |                   |                    |
| LVCMOS15       | 0.7044            | 1.001              |
| STRENGTH"12"   | 0.7844            | 1.091              |
| MODE"F"        |                   |                    |
| LVCMOS15       |                   |                    |
| STRENGTH"12"   | 0.9222            | 1.091              |
| MODE"S"        |                   |                    |
| LVCMOS15       |                   |                    |
| STRENGTH"16"   | 0.8026            | 1.091              |
| MODE"F"        |                   |                    |
| LVCMOS15       |                   |                    |
| STRENGTH"16"   | 0.9151            | 1.091              |
| MODE"S"        | -                 |                    |
| LVCMOS12       |                   |                    |
| STRENGTH"4"    | 0.9499            | 1.238              |
| MODE"F"        | 0.2722            | 1.230              |
| LVCMOS12       |                   |                    |
| STRENGTH"4"    | 1.156             | 1.238              |
|                | 1.156             | 1.238              |
| MODE"S"        |                   |                    |
| LVCMOS12       |                   | 1.22               |
| STRENGTH"8"    | 0.9499            | 1.238              |
| MODE"F"        |                   |                    |
| LVCMOS12       |                   |                    |
| STRENGTH"8"    | 1.156             | 1.238              |
| MODE"S"        |                   |                    |
| LVCMOS12       |                   |                    |
| STRENGTH"12"   | 0.9118            | 1.238              |
| MODE"F"        |                   |                    |
| LVCMOS12       |                   |                    |
| STRENGTH"12"   | 1.034             | 1.238              |
| MODE"S"        |                   | 3.20               |
| SSTL18_I       |                   |                    |
| STRENGTH"8"    | 0.7247            | 0.871              |
| MODE"F"        | 0.7277            | 0.071              |
| SSTL18_I       | 1                 |                    |
| STRENGTH"8"    | 0.8676            | 0.871              |
|                | 0.8070            | 0.071              |
| MODE"S"        |                   |                    |
| SSTL18_II      | 0.6470            | 0.071              |
| STRENGTH"13.4" | 0.6479            | 0.871              |
| MODE"F"        |                   |                    |
| SSTL18_II      |                   |                    |
| STRENGTH"13.4" | 0.7475            | 0.871              |
| MODE"S"        |                   |                    |
| SSTL18D_I      |                   |                    |
| STRENGTH"8"    | 0.7247            | 0.871              |
| MODE"F"        |                   |                    |
| SSTL18D_I      |                   |                    |
| STRENGTH"8"    | 0.8676            | 0.871              |
| MODE"S"        |                   |                    |
| SSTL18D_II     |                   |                    |
| STRENGTH"13.4" | 0.6479            | 0.871              |
| MODE"F"        | 0.0777            | 0.071              |
| MODE I         |                   |                    |

(DS04001, V2.1) 38 / 51



|                | cteristics Under Typical Operating Conditions |                    |  |
|----------------|-----------------------------------------------|--------------------|--|
| I/O Std        | Delay(DO=>PAD)/ns                             | Delay(PAD=>DIN)/ns |  |
| SSTL18D_II     |                                               |                    |  |
| STRENGTH"13.4" | 0.7475                                        | 0.871              |  |
| MODE"S"        |                                               |                    |  |
| HSTL18_I       |                                               |                    |  |
| STRENGTH"8"    | 0.7247                                        | 0.871              |  |
| MODE"F"        |                                               |                    |  |
| HSTL18_I       |                                               |                    |  |
| STRENGTH"8"    | 0.8676                                        | 0.871              |  |
| MODE"S"        | 0.8070                                        | 0.071              |  |
|                |                                               |                    |  |
| HSTL18_II      | 0.6470                                        | 0.071              |  |
| STRENGTH"16"   | 0.6479                                        | 0.871              |  |
| MODE"F"        |                                               |                    |  |
| HSTL18_II      |                                               |                    |  |
| STRENGTH"16"   | 0.7475                                        | 0.871              |  |
| MODE"S"        |                                               |                    |  |
| HSTL18D_I      |                                               |                    |  |
| STRENGTH"8"    | 0.7247                                        | 0.871              |  |
| MODE"F"        |                                               |                    |  |
| HSTL18D_I      |                                               |                    |  |
| STRENGTH"8"    | 0.8676                                        | 0.871              |  |
| MODE"S"        | 0.8070                                        | 0.071              |  |
|                |                                               |                    |  |
| HSTL18D_II     | 0.6470                                        | 0.071              |  |
| STRENGTH"16"   | 0.6479                                        | 0.871              |  |
| MODE"F"        |                                               |                    |  |
| HSTL18D_II     |                                               |                    |  |
| STRENGTH"16"   | 0.7475                                        | 0.871              |  |
| MODE"S"        |                                               |                    |  |
| SSTL15_I       |                                               |                    |  |
| STRENGTH"8.9"  | 0.7278                                        | 0.9481             |  |
| MODE"F"        |                                               |                    |  |
| SSTL15_I       |                                               |                    |  |
| STRENGTH"8.9"  | 0.8599                                        | 0.9481             |  |
| MODE"S"        | 0.0277                                        | 0.5 101            |  |
| SSTL15_II      |                                               |                    |  |
| _              | 0.7295                                        | 0.9481             |  |
| STRENGTH"13"   | 0.7293                                        | 0.9481             |  |
| MODE"F"        |                                               |                    |  |
| SSTL15_II      | 0.070                                         | 0.0404             |  |
| STRENGTH"13"   | 0.8726                                        | 0.9481             |  |
| MODE"S"        |                                               |                    |  |
| SSTL15D_I      |                                               |                    |  |
| STRENGTH"8.9"  | 0.7278                                        | 0.9481             |  |
| MODE"F"        |                                               |                    |  |
| SSTL15D_I      |                                               |                    |  |
| STRENGTH"8.9"  | 0.8599                                        | 0.9481             |  |
| MODE"S"        |                                               |                    |  |
| SSTL15D_II     |                                               |                    |  |
| STRENGTH"13"   | 0.7295                                        | 0.9481             |  |
| MODE"F"        | 0.1233                                        | 0.7401             |  |
|                |                                               |                    |  |
| SSTL15D_II     | 0.0727                                        | 0.0401             |  |
| STRENGTH"13"   | 0.8726                                        | 0.9481             |  |
| MODE"S"        |                                               |                    |  |
| HSTL15_I       |                                               |                    |  |
| STRENGTH"8"    | 0.7278                                        | 0.9481             |  |
| MODE"F"        |                                               |                    |  |
| HSTL15_I       | 0.0500                                        | 0.0404             |  |
| STRENGTH"8"    | 0.8599                                        | 0.9481             |  |
| ~ 1121 O       |                                               | 1                  |  |

(DS04001, V2.1) 39 / 51



| I/O Std                  | Delay(DO=>PAD)/ns | Delay(PAD=>DIN)/ns |
|--------------------------|-------------------|--------------------|
| MODE"S"                  | ,                 | ,                  |
| HSTL15_II                |                   |                    |
| STRENGTH"16"             | 0.7295            | 0.9481             |
| MODE"F"                  | 0.7273            | 0.5101             |
| HSTL15_II                |                   |                    |
| STRENGTH"16"             | 0.8726            | 0.9481             |
| MODE"S"                  |                   |                    |
| HSTL15D_I                |                   |                    |
| STRENGTH"8"              | 0.7278            | 0.9481             |
| MODE"F"                  |                   |                    |
| HSTL15D_I                | 0.0500            | 0.0401             |
| STRENGTH"8"              | 0.8599            | 0.9481             |
| MODE"S" HSTL15D_II       |                   |                    |
| STRENGTH"16"             | 0.7295            | 0.9481             |
| MODE"F"                  | 0.7255            | 0.5401             |
| HSTL15D II               |                   |                    |
| STRENGTH"16"             | 0.8726            | 0.9481             |
| MODE"S"                  |                   |                    |
| SSTL135_I                |                   |                    |
| STRENGTH"8.9"            | 0.7459            | 1.071              |
| MODE"F"                  |                   |                    |
| SSTL135_I                | 0.0705            | 1.071              |
| STRENGTH"8.9"            | 0.8795            | 1.071              |
| MODE"S"<br>SSTL135_II    |                   |                    |
| STRENGTH"13"             | 0.7036            | 1.071              |
| MODE"F"                  | 0.7030            | 1.071              |
| SSTL135_II               |                   |                    |
| STRENGTH"13"             | 0.8431            | 1.071              |
| MODE"S"                  |                   |                    |
| SSTL135D_I               |                   |                    |
| STRENGTH"8.9"            | 0.7459            | 1.071              |
| MODE"F"                  |                   |                    |
| SSTL135D_I               | 0.0705            | 1.071              |
| STRENGTH"8.9"<br>MODE"S" | 0.8795            | 1.071              |
| SSTL135D_II              |                   |                    |
| STRENGTH"13"             | 0.7036            | 1.071              |
| MODE"F"                  | 0.7050            | 1.071              |
| SSTL135D_II              |                   |                    |
| STRENGTH"13"             | 0.8431            | 1.071              |
| MODE"S"                  |                   |                    |
| LPDDR MODE"F"            | 0.9499            | 1.238              |
| LPDDR MODE"S"            | 1.156             | 1.238              |
| HSUL12 MODE"F"           | 0.9499            | 1.238              |
| HSUL12 MODE"S"           | 1.156             | 1.238              |
| TMDS                     | 0.9883            | 0.9481             |
| LVDS25                   | 0.9883            | 0.9481             |
| MINI-LVDS                | 0.9883            | 0.9481             |
| RSDS                     | 0.9883            | 0.9481             |
| PPDS                     | 0.9883            | 0.9481             |
|                          |                   |                    |

(DS04001, V2.1) 40 / 51



(DS04001, V2.1) 41/51



# **Chapter 5 Performance Parameters Under Typical Operating Conditions** (Fabric Performance)

This chapter lists the performance characteristics of common applications for Logos2 Family FPGAs.

#### **5.1 LVDS Performance Parameters**

Table 5-1 LVDS Performance

| Description         |                                       | Maximum Rate |      | Unit         | IO Resources         |  |
|---------------------|---------------------------------------|--------------|------|--------------|----------------------|--|
| Description         |                                       | -5           |      |              | TO Resources         |  |
| SDR LVDS            | PG2L100H                              | 400          | 450  | Mbps         | OSERDES              |  |
| Transmitter         | PG2L25H, PG2L50H, PG2L100HX, PG2L200H | TBD          | 625  | Mbps         | (DATA_WIDTH =4 TO 8) |  |
| DDR                 | PG2L100H                              | 800          | 900  | Mbps         | OSERDES              |  |
| LVDS<br>Transmitter | PG2L25H, PG2L50H, PG2L100HX, PG2L200H | TBD          | 1250 | Mbps         | (DATA_WIDTH =4 TO 8) |  |
| SDR LVDS            | PG2L100H                              | 400          | 450  | Mbps ISERDES |                      |  |
| Receiver            | PG2L25H, PG2L50H, PG2L100HX, PG2L200H | TBD          | 625  | Mbps         | (DATA_WIDTH =4 TO 8) |  |
| DDR PG2L100H        |                                       | 800          | 900  | Mbps         | ISERDES              |  |
| LVDS<br>Receiver    | PG2L25H, PG2L50H, PG2L100HX, PG2L200H | TBD          | 1250 | Mbps         | (DATA_WIDTH =4 TO 8) |  |

### **5.2 Memory Interface Performance Parameters**

Table 5-2 Memory Interface Performance

| Itom   | Maximum Rate |      | T.:.:4 |
|--------|--------------|------|--------|
| Item   | -5           | -6   | Unit   |
| DDR3   | 800          | 1066 | Mbps   |
| DDR3L  | 667          | 667  | Mbps   |
| DDR2   | 667          | 667  | Mbps   |
| LPDDR2 | 667          | 667  | Mbps   |
| LPDDR  | 400          | 400  | Mbps   |
| QDR2   | 500          | 500  | Mbps   |

#### 5.3 DRM (Dedicated RAM Module) Performance Parameters

Table 5-3 DRM Performance

| Mode | Maximum Rate (MHz) |
|------|--------------------|
|------|--------------------|

(DS04001, V2.1) 42 / 51



|                                                          | -5  | -6  |
|----------------------------------------------------------|-----|-----|
| DRM (NW mode & read register enabled) @ 18K memory mode  | 300 | 400 |
| DRM (TW mode & read register enabled) @ 18K memory mode  | 300 | 400 |
| DRM (RBW mode & read register enabled) @ 18K memory mode | 250 | 350 |
| DRM (synchronous FIFO mode & read register enabled)      | 300 | 400 |
| DRM (ECC Mode)                                           | 200 | 300 |

# **5.4 APM (Arithmetic Process Module) Performance Parameters**

Table 5-4 APM Performance

| Condition                                                           | Maximum Rate (MHz) |     |  |
|---------------------------------------------------------------------|--------------------|-----|--|
| Condition                                                           | -5                 | -6  |  |
| All registers used (using registers at every stage of APM)          | 350                | 460 |  |
| Only use INREG and PREG (only use APM's input and output registers) | 160                | 190 |  |

(DS04001, V2.1) 43 / 51



# Chapter 6 ADC (Analog to Digital Converter) Characteristics

This chapter mainly introduces the characteristic parameters of the ADC Hard Core for Logos2 Family FPGAs, as shown in Table 6-1.

Table 6-1 ADC Hard Core Characteristics

| Parameter                                                                                                       | Min.  | Тур.  | Max.                                                                                             | Unit | Description/Condition                                              |                                                                                                                                                       |  |
|-----------------------------------------------------------------------------------------------------------------|-------|-------|--------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| VCCADC = 1.8V ±5%, VREFADC_P = 1.255V, VREFADC_N = 0V, ADC_CLK_OUT = 26 MHz,                                    |       |       |                                                                                                  |      |                                                                    |                                                                                                                                                       |  |
| Tj: $-40$ °C $\sim 100$ °C, dedicated channel;<br>Typical values at Tj= $+40$ °C Vinp-p= $-0.45$ dB Full Scale; |       |       |                                                                                                  |      |                                                                    |                                                                                                                                                       |  |
| VCCADC                                                                                                          | 1.71  | 1.8   | 1.89                                                                                             | V    | Analog Supply Voltage                                              |                                                                                                                                                       |  |
| Resolution                                                                                                      | 12    |       |                                                                                                  | Bits | Resolution                                                         |                                                                                                                                                       |  |
| Sample Rate                                                                                                     |       |       | 1                                                                                                | MSPS | Sampling rate                                                      |                                                                                                                                                       |  |
| Channel                                                                                                         |       |       | 17                                                                                               |      | Channel                                                            |                                                                                                                                                       |  |
| Voltage                                                                                                         | 1.205 | 1.255 | 1.305                                                                                            | V    | External reference v                                               | oltage                                                                                                                                                |  |
| Reference <sup>1</sup>                                                                                          | 1.230 | 1.255 | 1.280                                                                                            | V    | Internal reference voltage                                         | Ground VREFP pin to AGND,<br>-40°C≤ Tj ≤100°C                                                                                                         |  |
| Offset Ermen                                                                                                    |       |       | <u>+4</u>                                                                                        | LSB  | Bipolar                                                            | –40°C≤ Tj <100°C                                                                                                                                      |  |
| Offset Error                                                                                                    |       |       | ±12                                                                                              | LSB  | Unipolar                                                           | –40°C≤ Tj ≤100°C                                                                                                                                      |  |
| Gain Error                                                                                                      |       | ±1    |                                                                                                  | %FS  | Gain error after gain                                              | error calibration                                                                                                                                     |  |
| DNL                                                                                                             |       |       | -1 <dnl<5< td=""><td>LSB</td><td>Differential Nonline</td><td>ar; No missing codes</td></dnl<5<> | LSB  | Differential Nonline                                               | ar; No missing codes                                                                                                                                  |  |
| INL                                                                                                             |       |       | <u>+4</u>                                                                                        | LSB  | Integeral<br>Nonlinear                                             | $-40$ °C $\leq T_j \leq 100$ °C                                                                                                                       |  |
| SNR_1                                                                                                           |       | 58    |                                                                                                  | dB   | Signal to Noise<br>Ratio                                           | $\begin{aligned} F_{SAMPLE} &= 500 KS/s, F_{IN} = 20 \text{ kHz} \\ Dedicated channel \end{aligned}$                                                  |  |
| SNR_2                                                                                                           |       | 58    |                                                                                                  | dB   | Signal to Noise<br>Ratio                                           | $F_{SAMPLE} = 500KS/s, F_{IN} = 20 \text{ kHz}$<br>Auxiliary channel                                                                                  |  |
| THD_1                                                                                                           |       | 64    |                                                                                                  | dB   | 2 <sup>nd</sup> to 7 <sup>th</sup> total<br>harmonic<br>distortion | $F_{SAMPLE} = 500 KS/s, F_{IN} = 20 \text{ kHz}$ Dedicated channel                                                                                    |  |
| THD_2                                                                                                           |       | 62    |                                                                                                  | dB   | 2 <sup>nd</sup> to 7 <sup>th</sup> total<br>harmonic<br>distortion | $\begin{aligned} F_{SAMPLE} &= 500 KS/s, F_{IN} = 20 \text{ kHz} \\ Auxiliary channel \end{aligned}$                                                  |  |
| Temperature<br>Sensor<br>Accuracy <sup>1</sup>                                                                  |       |       | ±4                                                                                               | С    | Temperature sensing accuracy                                       | -40°C≤ Tj ≤100°C                                                                                                                                      |  |
| Voltage<br>Sensor<br>Accuracy <sup>1</sup>                                                                      |       |       | ±5                                                                                               | %    | On-chip power<br>supply voltage<br>detection accuracy              | Voltage measurement range: $V_{CC}/V_{CC\_DRM}$ : $1V \pm 3\%$ $V_{CCA}$ : $1.8V \pm 5\%$ Temperature range: $-40^{\circ}C \le Tj$ $\le 100^{\circ}C$ |  |
| DCLK                                                                                                            | 8     |       | 100                                                                                              | MHz  | ADD interfered 1 1                                                 |                                                                                                                                                       |  |
| DCLK Duty<br>Cycle                                                                                              | 40    |       | 60                                                                                               | %    | APB interface clock                                                |                                                                                                                                                       |  |

Notes:

(DS04001, V2.1) 44 / 51

<sup>1.</sup> The on-chip temperature detection accuracy and on-chip power supply voltage detection accuracy are the test results after enabling the calibration of Offset Error and Gain Error, with ADC sampling clock frequency between 1MHz and 5MHz; any changes in the



reference voltages VREFADC\_P=1.255V and VREFADC\_N=0V will affect the accuracy of the measured temperature and power supply voltage.

- 2. For ADC sampling auxiliary IO channels, the auxiliary IO must be constrained within a 1.8V power domain;
- 3. Grade -5 does not support temperature sensors

(DS04001, V2.1) 45 / 51



## Chapter 7 High-Speed Serial Transceiver (HSSTLP) Characteristics

This chapter mainly introduces the characteristics of the HSSTLP Hard Core for Logos2 Family FPGAs, including absolute voltage/current rating limits, recommended operating conditions, AC/DC characteristics, and features under typical protocol working modes.

#### 7.1 HSSTLP Hard Core Absolute Voltage Limits and Current Rating

Table 7-1 HSSTLP Absolute Voltage Limits and Current Rating

| Item        | Min. | Max. | Unit | Description                               |
|-------------|------|------|------|-------------------------------------------|
| HSSTAVCC    | -0.5 | 1.21 | V    | HSST analogue power supply 1.0V voltage   |
| HSSTAVCCPLL | -0.5 | 1.32 | V    | HSST PLL analog power supply 1.2V voltage |

Note: Exceeding the above ratings limits may cause permanent damage to the device.

#### 7.2 Recommended Operating Conditions for HSSTLP Hard Core

The following table shows the recommended operating voltages for the HSSTLP Hard Core of Logos2 Family FPGAs.

Table 7-2 Recommended Operating Conditions for HSSTLP Hard Core

| Item           | Min. | Тур. | Max. | Unit | Description                               |  |  |
|----------------|------|------|------|------|-------------------------------------------|--|--|
| Voltage Values |      |      |      |      |                                           |  |  |
| HSSTAVCC       | 0.97 | 1.0  | 1.03 | V    | HSST analogue power supply 1.0V voltage   |  |  |
| HSSTAVCCPLL    | 1.17 | 1.2  | 1.23 | V    | HSST PLL analog power supply 1.2V voltage |  |  |

#### 7.3 HSSTLP Hard Core DC Characteristics Parameters

Table 7-3 HSSTLP Hard Core DC Characteristics

| Item                                        | Min | Тур.            | Max      | Unit | Condition                  | Description                                   |  |  |  |  |
|---------------------------------------------|-----|-----------------|----------|------|----------------------------|-----------------------------------------------|--|--|--|--|
| Input and Output Signals DC Characteristics |     |                 |          |      |                            |                                               |  |  |  |  |
| HSST_V <sub>DINPP</sub>                     | 150 | -               | 1000     | mV   | External AC coupled        | Differential input<br>peak-to-peak<br>voltage |  |  |  |  |
| HSST_V <sub>DIN</sub>                       | 0   | -               | HSSTAVCC | mV   | DC coupled,<br>HSSTAVCC=1V | Input absolute voltage values                 |  |  |  |  |
| HSST_V <sub>INCM</sub>                      | -   | 3/4<br>HSSTAVCC | -        | mV   | DC coupled,<br>HSSTAVCC=1V | Common mode input voltage value               |  |  |  |  |
| HSST_V <sub>DOUTPP</sub>                    | 900 | -               | -        | mV   | Swing set to maximum       | Differential output peak-to-peak              |  |  |  |  |

(DS04001, V2.1) 46/51



| Item                      | Min    | Тур.                      | Max  | Unit | Condition                                        | Description      |  |
|---------------------------|--------|---------------------------|------|------|--------------------------------------------------|------------------|--|
|                           |        |                           |      |      |                                                  | voltage          |  |
| HSST_V <sub>OUTCMDC</sub> | HSST   | AVCC- DV <sub>OUTPP</sub> | /4   | mV   | DC common mode when the transmitte               | 1 0              |  |
| HSST_V <sub>OUTCMAC</sub> | 1/2 HS | 1/2 HSSTAVCC              |      |      | Common mode output voltage: External AC coupled  |                  |  |
| HSST_R <sub>DIN</sub>     | -      | 100                       | -    | Ω    | Differential input resistance                    |                  |  |
| HSST_R <sub>DOUT</sub>    | -      | 100                       | -    | Ω    | Differential output resistance                   |                  |  |
| HSST_TX <sub>SKEW</sub>   | -      | -                         | 14   | ps   | Skew between P and N sides of TX output          |                  |  |
| HSST_C <sub>DEXT</sub>    | -      | 100                       | -    | nF   | Recommended exte capacitor value                 | rnal AC coupling |  |
| Reference Clock In        | put DC | Characteristics           | 5    |      |                                                  |                  |  |
| HSST_V <sub>RCLKPP</sub>  | 400    | -                         | 2000 | mV   | Differential input peak-to-peak voltage          |                  |  |
| HSST_R <sub>RCLK</sub>    | -      | 100                       | -    | Ω    | Differential input resistance                    |                  |  |
| HSST_C <sub>RCLKEXT</sub> | -      | 100                       | -    | nF   | Recommended external AC coupling capacitor value |                  |  |

# 7.4 High-Speed Serial Transceiver (HSSTLP) AC Characteristics

The AC characteristics of the HSSTLP Hard Core are shown in Table 7-4 to Table 7-9.

Table 7-4 HSST Hard Core Performance Parameters

| Itoma        | Value |     |     | TI-a:4 | Description                   |  |
|--------------|-------|-----|-----|--------|-------------------------------|--|
| Item         | -5    | -6  | -7  | Unit   |                               |  |
| HSST_Fmax    | 5     | 6.6 | TBD | Gbps   | Maximum data rate of HSST     |  |
| HSST_Fmin    | 0.6   | 0.6 | TBD | Gbps   | Minimum data rate of HSST     |  |
| HSST_Fpllmax | 5     | 6.6 | TBD | GHz    | Maximum frequency of HSST PLL |  |
| HSST_Fpllmin | 1.6   | 1.6 | TBD | GHz    | Minimum frequency of HSST PLL |  |

The HSSTLP reference clock switching characteristics are shown in Table 7-5.

Table 7-5 HSSTLP Hard Core Reference Clock Switching Characteristics

| Item                     | Value |      |               | Unit | Condition                         | Deganintien               |  |
|--------------------------|-------|------|---------------|------|-----------------------------------|---------------------------|--|
| Item                     | Min   | Тур. | Max Condition |      | Condition                         | Description               |  |
| HSST_F <sub>REFCLK</sub> | 60    | -    | 330           | MHz  | Reference clock frequency range   |                           |  |
| HSST_T <sub>RCLK</sub>   | -     | 225  | -             | ps   | 20%-80%                           | Reference clock rise time |  |
| HSST_T <sub>FCLK</sub>   | -     | 225  | -             | ps   | 80%-20% Reference clock fall time |                           |  |
| HSST_T <sub>RATIO</sub>  | 45    | 50   | 55            | %    | PLL Reference clock duty cycle    |                           |  |

(DS04001, V2.1) 47/51



Table 7-6 HSSTLP Hard Core PLL/Lock Time Characteristics

| Itoma                     | Value    |        |           | TI-s:4 | Candition                                                                                                                                   | Description                                        |  |
|---------------------------|----------|--------|-----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--|
| Item                      | Min Typ. |        | Max       | Unit   | Condition                                                                                                                                   | Description                                        |  |
| HSST_T <sub>PLLLOCK</sub> | -        | -      | 1.5       | ms     |                                                                                                                                             | PLL lock time, the time from reset release to lock |  |
| HSST_T <sub>CDRLOCK</sub> | -        | 60,000 | 2,500,000 | UI     | The time it takes for the CDR to lock after the PLL has locked onto a reference clock and before switching to receiving external input data | CDR lock time                                      |  |

The HSST Hard Core user clock switching characteristics are shown in Table 7-7.

Table 7-7 HSSTLP Hard Core User Clock Switching Characteristics

| Item                                                                | Frequency |                                           |                                       | Unit                | Description |  |  |  |  |
|---------------------------------------------------------------------|-----------|-------------------------------------------|---------------------------------------|---------------------|-------------|--|--|--|--|
| Data Interface Clock Switching Characteristics                      |           |                                           |                                       |                     |             |  |  |  |  |
| HSST_FT2C                                                           | 206.25    | MHz Maximum frequency of P_CLK2CORE_TX    |                                       |                     |             |  |  |  |  |
| HSST_FR2C                                                           | 206.25    | MHz                                       | Hz Maximum frequency of P_CLK2CORE_RX |                     |             |  |  |  |  |
| HSST_FTFC                                                           | 206.25    | MHz Maximum frequency of P_TX_CLK_FR_CORE |                                       |                     |             |  |  |  |  |
| HSST_FRFC                                                           | 206.25    | MHz                                       | Maximum frequ                         | uency of P_RX_CLK_1 | FR_CORE     |  |  |  |  |
| APB Dynamic Configuration Interface Clock Switching Characteristics |           |                                           |                                       |                     |             |  |  |  |  |
| HSST_FAPB                                                           | 100       | MHz Maximum frequency of APB CLK          |                                       |                     |             |  |  |  |  |

The HSST Hard Core Transmitter side switching characteristics are shown in Table 7-8.

Table 7-8 HSSTLP Hard Core Transmitter Side Switching Characteristics

| Item                         | Min | Тур. | Max  | Unit | Condition  | Description                     |
|------------------------------|-----|------|------|------|------------|---------------------------------|
| HSST_T <sub>TXR</sub>        | -   | 100  | -    | ps   | 20%-80%    | TX Rising Time                  |
| HSST_T <sub>TXF</sub>        | -   | 100  | -    | ps   | 80%-20%    | TX Falling Time                 |
| HSST_T <sub>CHSKEW</sub>     | -   | -    | 500  | ps   | -          | TX channel-to-channel skew      |
| HSST_V <sub>TXIDLEAMP</sub>  | -   | -    | 30   | mV   | -          | Electrical idle amplitude       |
| HSST_V <sub>TXIDLETIME</sub> | -   | -    | 150  | ns   | -          | Electrical idle transition time |
| HSST_TJ <sub>0.6G</sub>      | -   | -    | 0.1  | UI   | 0.6Chm3    | Total Jitter                    |
| HSST_DJ <sub>0.6G</sub>      | -   | -    | 0.05 | UI   | 0.6Gbps    | Deterministic Jitter            |
| HSST_TJ <sub>1,25G</sub>     | -   | -    | 0.1  | UI   | 1.25Chna   | Total Jitter                    |
| HSST_DJ <sub>1.25G</sub>     | -   | -    | 0.05 | UI   | - 1.25Gbps | Deterministic Jitter            |
| HSST_TJ <sub>2.5G</sub>      | -   | -    | 0.2  | UI   | 2.5Chm3    | Total Jitter                    |
| HSST_DJ <sub>2.5G</sub>      | -   | -    | 0.08 | UI   | 2.5Gbps    | Deterministic Jitter            |
| HSST_TJ <sub>3.125G</sub>    | -   | -    | 0.2  | UI   | 2.125Chma  | Total Jitter                    |
| HSST_DJ <sub>3.125G</sub>    | -   | -    | 0.08 | UI   | 3.125Gbps  | Deterministic Jitter            |
| HSST_TJ <sub>5.0G</sub>      | -   | -    | 0.3  | UI   | 5 OChro    | Total Jitter                    |
| HSST_DJ <sub>5.0G</sub>      | -   | -    | 0.1  | UI   | 5.0Gbps    | Deterministic Jitter            |

(DS04001, V2.1) 48 / 51



| Item                    | Min | Тур. | Max | Unit | Condition | Description          |
|-------------------------|-----|------|-----|------|-----------|----------------------|
| HSST_TJ <sub>6.6G</sub> | -   | -    | 0.3 | UI   | 6.6Gbps   | Total Jitter         |
| HSST_DJ <sub>6.6G</sub> | -   | -    | 0.1 | UI   | o.ocops   | Deterministic Jitter |

The HSST Hard Core Receiver side switching characteristics are shown in Table 7-9.

Table 7-9 HSSTLP Hard Core Receiver Side Switching Characteristics

| Item                     | Min   | Тур. | Max  | Unit                                                              | Description                                              |
|--------------------------|-------|------|------|-------------------------------------------------------------------|----------------------------------------------------------|
| HSST_TRXIDLETI<br>ME     | -     |      | 34   | ns                                                                | Time from RXELECIDLE state to LOS signal response        |
| HSST_RXVPPOOB            | 72    | -    | 210  | mV                                                                | OOB detection threshold peak-to-peak value               |
| HSST_RXTRACK             | -5000 | -    | 5000 | ppm Receiver spread spectrum following 33kHz modulation frequency |                                                          |
| HSST_RXLENGTH            | -     | -    | 512  | UI                                                                | Support for the length of RX continuous long 0 or long 1 |
| HSST_RXTOLERA<br>NCE     | -1250 | -    | 1250 | ppm                                                               | Frequency deviation tolerance of data/reference clock    |
| Sinusoidal jitter tolera | nce   |      |      |                                                                   |                                                          |
| HSST_SJ_0.6              | TBD   | -    | -    | UI                                                                | Sinusoidal jitter <sup>1</sup> , 0.6Gbps                 |
| HSST_SJ_1.25             | 0.42  | -    | -    | UI                                                                | Sinusoidal jitter <sup>1</sup> , 1.25Gbps                |
| HSST_SJ_2.5              | 0.42  | -    | -    | UI                                                                | Sinusoidal jitter <sup>1</sup> , 2.5Gbps                 |
| HSST_SJ_3.125            | 0.4   | -    | -    | UI                                                                | Sinusoidal jitter <sup>1</sup> , 3.125Gbps               |
| HSST_SJ_5.0              | 0.4   | -    | -    | UI                                                                | Sinusoidal jitter <sup>1</sup> , 5.0Gbps                 |
| HSST_SJ_6.6              | 0.4   | -    | _    | UI                                                                | Sinusoidal jitter <sup>1</sup> , 6.6Gbps                 |

Notes:

(DS04001, V2.1) 49 / 51

<sup>1.</sup> The frequency of the injected sinusoidal jitter is 10MHz



# **Chapter 8 PCIe Hard Core Features**

Table 8-1 PCIe Performance Parameters

| Item       | Value | Unit | Description                                     |
|------------|-------|------|-------------------------------------------------|
| Fpclk      | 250   | MHz  | Maximum Clock Frequency of PCIe Core            |
| Fpclk_div2 | 125   | MHz  | Maximum Clock<br>Frequency of User<br>Interface |

(DS04001, V2.1) 50 / 51



#### **Disclaimer**

#### **Copyright Notice**

This document is copyrighted by Shenzhen Pango Microsystems Co., Ltd., and all rights are reserved. Without prior written approval, no company or individual may disclose, reproduce, or otherwise make available any part of this document to any third party. Non-compliance will result in the Company initiating legal proceedings.

#### **Disclaimer**

- 1. This document only provides information in stages and may be updated at any time based on the actual situation of the products without further notice. The Company assumes no legal responsibility for any direct or indirect losses caused by improper use of this document.
- 2. This document is provided "as is" without any warranties, including but not limited to warranties of merchantability, fitness for a particular purpose, non-infringement, or any other warranties mentioned in proposals, specifications, or samples. This document does not grant any explicit or implied intellectual property usage license, whether by estoppel or otherwise.
- 3. The Company reserves the right to modify any documents related to its family products at any time without prior notice.

(DS04001, V2.1) 51/51